Medium-density performance line ARM®-based 32-bit MCU with 64 or 128 KB Flash, USB, CAN, 7 timers, 2 ADCs, 9 com. interfaces Datasheet - production data ### **Features** - ARM® 32-bit Cortex®-M3 CPU Core - 72 MHz maximum frequency, 1.25 DMIPS/MHz (Dhrystone 2.1) performance at 0 wait state memory access - Single-cycle multiplication and hardware division - Memories - 64 or 128 Kbytes of Flash memory - 20 Kbytes of SRAM - · Clock, reset and supply management - 2.0 to 3.6 V application supply and I/Os - POR, PDR, and programmable voltage detector (PVD) - 4-to-16 MHz crystal oscillator - Internal 8 MHz factory-trimmed RC - Internal 40 kHz RC - PLL for CPU clock - 32 kHz oscillator for RTC with calibration - Low-power - Sleep, Stop and Standby modes - V<sub>BAT</sub> supply for RTC and backup registers - 2 x 12-bit, 1 µs A/D converters (up to 16 channels) - Conversion range: 0 to 3.6 V - Dual-sample and hold capability - Temperature sensor - DMA - 7-channel DMA controller - Peripherals supported: timers, ADC, SPIs, I<sup>2</sup>Cs and USARTs - Up to 80 fast I/O ports - 26/37/51/80 I/Os, all mappable on 16 external interrupt vectors and almost all 5 V-tolerant - Debug mode - Serial wire debug (SWD) & JTAG interfaces - 7 timers - Three 16-bit timers, each with up to 4 IC/OC/PWM or pulse counter and quadrature (incremental) encoder input - 16-bit, motor control PWM timer with deadtime generation and emergency stop - 2 watchdog timers (Independent and Window) - SysTick timer 24-bit downcounter - Up to 9 communication interfaces - Up to 2 x I<sup>2</sup>C interfaces (SMBus/PMBus) - Up to 3 USARTs (ISO 7816 interface, LIN, IrDA capability, modem control) - Up to 2 SPIs (18 Mbit/s) - CAN interface (2.0B Active) - USB 2.0 full-speed interface - CRC calculation unit, 96-bit unique ID - Packages are ECOPACK® **Table 1. Device summary** | Reference | Part number | |-------------|------------------------------------------------------| | STM32F103x8 | STM32F103C8, STM32F103R8<br>STM32F103V8, STM32F103T8 | | STM32F103xB | STM32F103RB STM32F103VB,<br>STM32F103CB, STM32F103TB | August 2015 DocID13587 Rev 17 1/117 This is information on a product in full production. www.st.com # **Contents** | 1 | Intro | duction | · · · · · · · · · · · · · · · · · · · | 9 | |-------|-------|----------|-----------------------------------------------------------------|------------| | 2 | Des | cription | | 9 | | | 2.1 | Device | overview | . 10 | | | 2.2 | Full co | mpatibility throughout the family | . 13 | | | 2.3 | Overvi | ew | . 14 | | | | 2.3.1 | ARM® Cortex®-M3 core with embedded Flash and SRAM | 14 | | | | 2.3.2 | Embedded Flash memory | | | | | 2.3.3 | CRC (cyclic redundancy check) calculation unit | 14 | | | | 2.3.4 | Embedded SRAM | | | | | 2.3.5 | Nested vectored interrupt controller (NVIC) | 14 | | | | 2.3.6 | External interrupt/event controller (EXTI) | 15 | | | | 2.3.7 | Clocks and startup | 15 | | | | 2.3.8 | Boot modes | 15 | | | | 2.3.9 | Power supply schemes | 15 | | | | 2.3.10 | Power supply supervisor | 15 | | | | 2.3.11 | Voltage regulator | 16 | | | | 2.3.12 | Low-power modes | 16 | | | | 2.3.13 | DMA | 17 | | | | 2.3.14 | RTC (real-time clock) and backup registers | 17 | | | | 2.3.15 | Timers and watchdogs | 17 | | | | 2.3.16 | I <sup>2</sup> C bus | 19 | | | | 2.3.17 | Universal synchronous/asynchronous receiver transmitter (USART) | 19 | | | | 2.3.18 | Serial peripheral interface (SPI) | 19 | | | | 2.3.19 | Controller area network (CAN) | 19 | | | | 2.3.20 | Universal serial bus (USB) | 19 | | | | 2.3.21 | GPIOs (general-purpose inputs/outputs) | 20 | | | | 2.3.22 | ADC (analog-to-digital converter) | 20 | | | | 2.3.23 | Temperature sensor | 20 | | | | 2.3.24 | Serial wire JTAG debug port (SWJ-DP) | 20 | | 3 | Pinc | outs and | pin description | . 21 | | 4 | Mem | nory ma | pping | . 34 | | 2/117 | | | DocID13587 Rev 17 | <b>7</b> / | | STM32F1 | U3x8 | STM32 | F103xR | |---------|------|-------|--------| | • | 4 - | 4 - | | |-----|-----|-----|--| | : ^ | nto | nts | | | | | | | | 5 | Electr | ical cha | aracteristics | 35 | |---|--------|--------------------|--------------------------------------------------------|------| | | 5.1 | Parame | ter conditions | 35 | | | | 5.1.1 | Minimum and maximum values | . 35 | | | | 5.1.2 | Typical values | . 35 | | | | 5.1.3 | Typical curves | . 35 | | | | 5.1.4 | Loading capacitor | . 35 | | | | 5.1.5 | Pin input voltage | . 35 | | | | 5.1.6 | Power supply scheme | . 36 | | | | 5.1.7 | Current consumption measurement | . 36 | | | 5.2 | Absolute | e maximum ratings | 37 | | | 5.3 | Operation | ng conditions | 38 | | | | 5.3.1 | General operating conditions | . 38 | | | | 5.3.2 | Operating conditions at power-up / power-down | | | | | 5.3.3 | Embedded reset and power control block characteristics | | | | | 5.3.4 | Embedded reference voltage | . 41 | | | | 5.3.5 | Supply current characteristics | . 41 | | | | 5.3.6 | External clock source characteristics | . 51 | | | | 5.3.7 | Internal clock source characteristics | . 55 | | | | 5.3.8 | PLL characteristics | . 57 | | | | 5.3.9 | Memory characteristics | . 57 | | | | 5.3.10 | EMC characteristics | . 58 | | | | 5.3.11 | Absolute maximum ratings (electrical sensitivity) | . 60 | | | | 5.3.12 | I/O current injection characteristics | . 61 | | | | 5.3.13 | I/O port characteristics | . 62 | | | | 5.3.14 | NRST pin characteristics | . 67 | | | | 5.3.15 | TIM timer characteristics | . 68 | | | | 5.3.16 | Communications interfaces | . 69 | | | | 5.3.17 | CAN (controller area network) interface | . 74 | | | | 5.3.18 | 12-bit ADC characteristics | . 75 | | | | 5.3.19 | Temperature sensor characteristics | . 79 | | 6 | Packa | ige info | rmation | 80 | | | 6.1 | VFQFPI | N36 6 x 6 mm, 0.5 mm pitch, package information | 80 | | | 6.2 | UFQFP | N48 7 x 7 mm, 0.5 mm pitch, package information | 84 | | | 6.3 | LFBGA <sup>2</sup> | 100 10 x 10 mm, low-profile fine pitch ball grid array | | | | | package | e information | 87 | DocID13587 Rev 17 3/117 **Contents** 8 ## 6.4 LQFP100 14 x 14 mm, 100-pin low-profile quad flat package information 90 UFBGA100 7x 7 mm, ultra fine pitch ball grid array package information 93 6.5 6.6 LQFP64 10 x 10 mm, 64-pin low-profile quad flat package information . . 96 6.7 TFBGA64 5 x 5 mm, thin profile fine pitch package information ...... 99 6.8 LQFP48 7 x 7 mm, 48-pin low-profile quad flat package information . . . 102 6.9 6.9.1 6.9.2 7 DocID13587 Rev 17 4/117 List of tables # List of tables | Table 1. | Device summary | . 1 | |-----------|---------------------------------------------------------------------------|-----| | Table 2. | STM32F103xx medium-density device features and peripheral counts | | | Table 3. | STM32F103xx family | | | Table 4. | Timer feature comparison | | | Table 5. | Medium-density STM32F103xx pin definitions | | | Table 6. | Voltage characteristics | | | Table 7. | Current characteristics | | | Table 8. | Thermal characteristics. | | | Table 9. | General operating conditions | | | Table 10. | Operating conditions at power-up / power-down | | | Table 11. | Embedded reset and power control block characteristics. | | | Table 12. | Embedded internal reference voltage | | | Table 13. | Maximum current consumption in Run mode, code with data processing | - 1 | | Table 15. | running from Flash | 42 | | Table 14. | Maximum current consumption in Run mode, code with data processing | 74 | | Table 14. | running from RAM | 12 | | Table 15. | Maximum current consumption in Sleep mode, code running from Flash or RAM | | | Table 15. | Typical and maximum current consumptions in Stop and Standby modes | | | Table 10. | Typical current consumption in Run mode, code with data processing | 40 | | Table 17. | running from Flash | 10 | | Table 18. | Typical current consumption in Sleep mode, code running from Flash or | 40 | | Table To. | RAM | 40 | | Table 19. | Peripheral current consumption | | | | · | | | Table 20. | High-speed external user clock characteristics. | | | Table 21. | Low-speed external user clock characteristics | | | Table 22. | HSE 4-16 MHz oscillator characteristics | | | Table 23. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 24. | HSI oscillator characteristics | | | Table 25. | LSI oscillator characteristics | | | Table 26. | Low-power mode wakeup timings | | | Table 27. | PLL characteristics | | | Table 28. | Flash memory characteristics | | | Table 29. | Flash memory endurance and data retention | | | Table 30. | EMS characteristics | | | Table 31. | EMI characteristics | | | Table 32. | ESD absolute maximum ratings | | | Table 33. | Electrical sensitivities | 60 | | Table 34. | I/O current injection susceptibility | | | Table 35. | I/O static characteristics | | | Table 36. | Output voltage characteristics | | | Table 37. | I/O AC characteristics | | | Table 38. | NRST pin characteristics | | | Table 39. | TIMx characteristics | | | Table 40. | I <sup>2</sup> C characteristics | | | Table 41. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD_I2C</sub> = 3.3 V) | 70 | | Table 42. | SPI characteristics | 71 | | Table 43. | USB startup time | | | Table 44. | USB DC electrical characteristics | 74 | | | | | DocID13587 Rev 17 5/117 ### List of tables # STM32F103x8, STM32F103xB | Table 45. | USB: Full-speed electrical characteristics | 74 | |------------|--------------------------------------------------------------------------------|-----| | Table 46. | ADC characteristics | | | Table 47. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz | | | Table 48. | ADC accuracy - limited test conditions | | | Table 49. | ADC accuracy | | | Table 50. | TS characteristics | | | Table 51. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad | | | 1 4510 011 | flat package mechanical data | 81 | | Table 52. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | | package mechanical data | 84 | | Table 53. | LFBGA100 – 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, | | | | 0.8 mm pitch, package mechanical data | 87 | | Table 54. | LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) | | | Table 55. | LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data | | | Table 56. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array | | | | package mechanical data | 93 | | Table 57. | UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | | | Table 58. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | mechanical data | 96 | | Table 59. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid | | | | array package mechanical data | 99 | | Table 60. | TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | 100 | | Table 61. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | | mechanical data | | | Table 62. | Package thermal characteristics | 105 | | Table 63. | Ordering information scheme | 108 | | Table 64. | Document revision history | 109 | DocID13587 Rev 17 6/117 # **List of figures** | Figure 1. | STM32F103xx performance line block diagram | . 11 | |------------|---------------------------------------------------------------------------------------------|------| | Figure 2. | Clock tree | . 12 | | Figure 3. | STM32F103xx performance line LFBGA100 ballout | . 21 | | Figure 4. | STM32F103xx performance line LQFP100 pinout | . 22 | | Figure 5. | STM32F103xx performance line UFBGA100 pinout | . 23 | | Figure 6. | STM32F103xx performance line LQFP64 pinout | . 24 | | Figure 7. | STM32F103xx performance line TFBGA64 ballout | . 25 | | Figure 8. | STM32F103xx performance line LQFP48 pinout | . 26 | | Figure 9. | STM32F103xx performance line UFQFPN48 pinout | | | Figure 10. | STM32F103xx performance line VFQFPN36 pinout | | | Figure 11. | Memory map | | | Figure 12. | Pin loading conditions | . 35 | | Figure 13. | Pin input voltage | . 35 | | Figure 14. | Power supply scheme | | | Figure 15. | Current consumption measurement scheme | . 36 | | Figure 16. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals enabled | . 43 | | Figure 17. | Typical current consumption in Run mode versus frequency (at 3.6 V) - | | | | code with data processing running from RAM, peripherals disabled | . 43 | | Figure 18. | Typical current consumption on V <sub>BAT</sub> with RTC on versus temperature at different | | | | V <sub>BAT</sub> values | . 45 | | Figure 19. | Typical current consumption in Stop mode with regulator in Run mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 46 | | Figure 20. | Typical current consumption in Stop mode with regulator in Low-power mode versus | | | | temperature at V <sub>DD</sub> = 3.3 V and 3.6 V | . 46 | | Figure 21. | Typical current consumption in Standby mode versus temperature at | | | | $V_{DD}$ = 3.3 V and 3.6 V | | | Figure 22. | High-speed external clock source AC timing diagram | | | Figure 23. | Low-speed external clock source AC timing diagram | | | Figure 24. | Typical application with an 8 MHz crystal | | | Figure 25. | Typical application with a 32.768 kHz crystal | | | Figure 26. | Standard I/O input characteristics - CMOS port | | | Figure 27. | Standard I/O input characteristics - TTL port | | | Figure 28. | 5 V tolerant I/O input characteristics - CMOS port | | | Figure 29. | 5 V tolerant I/O input characteristics - TTL port | | | Figure 30. | I/O AC characteristics definition | | | Figure 31. | Recommended NRST pin protection | | | Figure 32. | I <sup>2</sup> C bus AC waveforms and measurement circuit | | | Figure 33. | SPI timing diagram - slave mode and CPHA = 0 | . 72 | | Figure 34. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup> | | | Figure 35. | SPI timing diagram - master mode <sup>(1)</sup> | | | Figure 36. | USB timings: definition of data signal rise and fall time | | | Figure 37. | ADC accuracy characteristics | . 77 | | Figure 38. | Typical connection diagram using the ADC | | | Figure 39. | Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) | . 78 | | Figure 40. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | . 79 | | Figure 41. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad | ٠ | | | flat package outline | . 80 | | | | | DocID13587 Rev 17 7/117 # List of figures # STM32F103x8, STM32F103xB | Figure 42. | VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad | | |-----------------|------------------------------------------------------------------------------|-----| | _ | flat package recommended footprint | 82 | | Figure 43. | VFPFPN36 package top view example | 83 | | Figure 44. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | - | package outline | 84 | | Figure 45. | UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat | | | J | package recommended footprint | 85 | | Figure 46. | UFQFPN48 7 x 7 mm, 0.5 mm pitch, package top view example | 86 | | Figure 47. | LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x10 mm, | | | J | 0.8 mm pitch, package outline | 87 | | Figure 48. | LFBGA100 – 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, | | | 9 | 0.8 mm pitch, package recommended footprint | 88 | | Figure 49. | LFBGA100 package top view example | | | Figure 50. | LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline | | | Figure 51. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | ga. 0 0 | package recommended footprint | 91 | | Figure 52. | LQFP100 package top view example | | | Figure 53. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | | | ga. 0 00. | array package outline | 93 | | Figure 54. | UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid | | | ga. 0 0 | array package recommended footprint | 94 | | Figure 55. | UFBGA100 package top view example | | | Figure 56. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline | | | Figure 57. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | ga c c | recommended footprint | 97 | | Figure 58. | LQFP64 package top view example | | | Figure 59. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball grid | | | <b>J</b> | array package outline | 99 | | Figure 60. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid | | | J | array package recommended footprint | 100 | | Figure 61. | TFBGA64 package top view example | | | Figure 62. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline | | | Figure 63. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package | | | g 2 2 <b>0.</b> | recommended footprint | 103 | | Figure 64. | LQFP48 package top view example | | | Figure 65. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | | | 3 | | | DocID13587 Rev 17 8/117 ## Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F103x8 and STM32F103xB medium-density performance line microcontrollers. For more details on the whole STMicroelectronics STM32F103xx family, please refer to Section 2.2: Full compatibility throughout the family. The medium-density STM32F103xx datasheet should be read in conjunction with the low-, medium- and high-density STM32F10xxx reference manual. The reference and Flash programming manuals are both available from the STMicroelectronics website www.st.com. For information on the Cortex®-M3 core please refer to the Cortex®-M3 Technical Reference Manual, available from the www.arm.com website. ### **Description** 2 The STM32F103xx medium-density performance line family incorporates the highperformance ARM® Cortex®-M3 32-bit RISC core operating at a 72 MHz frequency, highspeed embedded memories (Flash memory up to 128 Kbytes and SRAM up to 20 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer two 12-bit ADCs, three general purpose 16-bit timers plus one PWM timer, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs and SPIs, three USARTs, an USB and a CAN. The devices operate from a 2.0 to 3.6 V power supply. They are available in both the -40 to +85 °C temperature range and the -40 to +105 °C extended temperature range. A comprehensive set of power-saving mode allows the design of low-power applications. The STM32F103xx medium-density performance line family includes devices in six different package types: from 36 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the STM32F103xx medium-density performance line microcontroller family suitable for a wide range of applications such as motor drives, application control, medical and handheld equipment, PC and gaming peripherals, GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms, and HVACs. DocID13587 Rev 17 9/117 ### 2.1 **Device overview** Table 2. STM32F103xx medium-density device features and peripheral counts | | Peripheral | STM32 | F103Tx | STM32I | STM32F103Cx | | STM32F103Rx | | STM32F103Vx | | |-----------------|--------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-----------------------------------|--------------|-----------------------------------|-------------|--| | Flash | ı - Kbytes | 64 | 128 | 64 | 128 | 64 | 128 | 64 | 128 | | | SRAI | M - Kbytes | 2 | 0 | 2 | 0 | 2 | 0 | 2 | 0 | | | General-purpose | | 3 | 3 | 3 | 3 | ; | 3 | ; | 3 | | | | | 1 | l | 1 | I | | 1 | 1 | | | | L | SPI | 1 | | 2 | 2 | | 2 | 2 | 2 | | | atio | I <sup>2</sup> C | 1 | | 2 | 2 | 2 | | 2 | | | | Junic | USART | 2 | 2 | 3 | 3 | ; | 3 | ; | 3 | | | Communication | USB | 1 | | 1 | | 1 | | 1 | | | | O | CAN | | 1 | | 1 | | 1 | | 1 | | | GPIO | s | 26 | | 37 | | 51 | | 80 | | | | 12-bi | t synchronized ADC | 2 | 2 | 2 | 2 | | 2 | 2 | 2 | | | Numl | per of channels | 10 cha | annels | 10 cha | annels | els 16 channels <sup>(1)</sup> 16 | | 16 ch | annels | | | CPU | frequency | | | | 72 | MHz | | | | | | Oper | ating voltage | | | | 2.0 to | 3.6 V | | | | | | Opera | ating temperatures | | Ambient temperatures: -40 to +85 °C / -40 to +105 °C (see <i>Table</i> unction temperature: -40 to + 125 °C (see <i>Table</i> 9) | | | | | | ole 9) | | | Pack | ages | VFQF | PN36 | LQF<br>UFQF | • | | P64,<br>GA64 | LQFP100,<br>LFBGA100,<br>UFBGA100 | | | On the TFBGA64 package only 15 channels are available (one analog input pin has been replaced by 'Vref+'). 10/117 DocID13587 Rev 17 Figure 1. STM32F103xx performance line block diagram - 1. $T_A = -40$ °C to +105 °C (junction temperature up to 125 °C). - 2. AF = alternate function on I/O port pin. DocID13587 Rev 17 11/117 12/117 Figure 2. Clock tree - When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is 64 MHz - For the USB function to be available, both HSE and PLL must be enabled, with USBCLK running at 48 - 3. To have an ADC conversion time of 1 $\mu$ s, APB2 must be at 14 MHz, 28 MHz or 56 MHz. DocID13587 Rev 17 ### 2.2 Full compatibility throughout the family The STM32F103xx is a complete family whose members are fully pin-to-pin, software and feature compatible. In the reference manual, the STM32F103x4 and STM32F103x6 are identified as low-density devices, the STM32F103x8 and STM32F103xB are referred to as medium-density devices, and the STM32F103xC, STM32F103xD and STM32F103xE are referred to as high-density devices. Low- and high-density devices are an extension of the STM32F103x8/B devices, they are specified in the STM32F103x4/6 and STM32F103xC/D/E datasheets, respectively. Lowdensity devices feature lower Flash memory and RAM capacities, less timers and peripherals. High-density devices have higher Flash memory and RAM capacities, and additional peripherals like SDIO, FSMC, I2S and DAC, while remaining fully compatible with the other members of the STM32F103xx family. The STM32F103x4, STM32F103x6, STM32F103xC, STM32F103xD and STM32F103xE are a drop-in replacement for STM32F103x8/B medium-density devices, allowing the user to try different memory densities and providing a greater degree of freedom during the development cycle. Moreover, the STM32F103xx performance line family is fully compatible with all existing STM32F101xx access line and STM32F102xx USB access line devices. Low-density devices Medium-density devices **High-density devices** 16 KB 32 KB 64 KB 128 KB 256 KB 384 KB 512 KB **Pinout** Flash Flash Flash Flash Flash Flash Flash 6 KB RAM 10 KB RAM 20 KB RAM 20 KB RAM 48 KB RAM 64 KB RAM 64 KB RAM 144 5 × USARTs 4 × 16-bit timers, 2 × basic timers 100 $3 \times SPIs$ , $2 \times I^2Ss$ , $2 \times I2Cs$ 3 × USARTs USB, CAN, 2 × PWM timers 2 × USARTs 3 × 16-bit timers 3 × ADCs, 2 × DACs, 1 × SDIO 64 2 × 16-bit timers 2 × SPIs, 2 × I<sup>2</sup>Cs, USB, FSMC (100 and 144 pins) $1 \times SPI$ , $1 \times I^2C$ , USB, CAN, 1 × PWM timer CAN, 1 × PWM timer 48 2 × ADCs 2 × ADCs 36 Table 3. STM32F103xx family DocID13587 Rev 17 13/117 #### 2.3 Overview ### ARM® Cortex®-M3 core with embedded Flash and SRAM 2.3.1 The ARM® Cortex®-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM® Cortex®-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F103xx performance line family having an embedded ARM core, is therefore compatible with all ARM tools and software. Figure 1 shows the general block diagram of the device family. ### 2.3.2 Embedded Flash memory 64 or 128 Kbytes of embedded Flash is available for storing programs and data. ### 2.3.3 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location. #### 2.3.4 Embedded SRAM Twenty Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. #### 2.3.5 Nested vectored interrupt controller (NVIC) The STM32F103xx performance line embeds a nested vectored interrupt controller able to handle up to 43 maskable interrupt channels (not including the 16 interrupt lines of Cortex®-M3) and 16 priority levels. - Closely coupled NVIC gives low-latency interrupt processing - Interrupt entry vector table address passed directly to the core - Closely coupled NVIC core interface - Allows early processing of interrupts - Processing of late arriving higher priority interrupts - Support for tail-chaining - Processor state automatically saved - Interrupt entry restored on interrupt exit with no instruction overhead 14/117 DocID13587 Rev 17 This hardware block provides flexible interrupt management features with minimal interrupt latency. #### 2.3.6 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 19 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. ### 2.3.7 Clocks and startup System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-16 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator). Several prescalers allow the configuration of the AHB frequency, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the AHB and the high-speed APB domains is 72 MHz. The maximum allowed frequency of the low-speed APB domain is 36 MHz. See Figure 2 for details on the clock tree. #### 2.3.8 **Boot modes** At startup, boot pins are used to select one of three boot options: - Boot from User Flash - **Boot from System Memory** - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1. For further details please refer to AN2606. ### 2.3.9 Power supply schemes - $V_{DD}$ = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through V<sub>DD</sub> pins. - $V_{SSA}$ , $V_{DDA}$ = 2.0 to 3.6 V: external analog power supplies for ADC, reset blocks, RCs and PLL (minimum voltage to be applied to $V_{DDA}$ is 2.4 V when the ADC is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>BAT</sub> = 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present. For more details on how to connect power pins, refer to Figure 14: Power supply scheme. #### 2.3.10 Power supply supervisor The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is always active, and ensures proper operation starting from/down to 2 V. The device remains DocID13587 Rev 17 15/117 in reset mode when V<sub>DD</sub> is below a specified threshold, V<sub>POR/PDR</sub>, without the need for an external reset circuit. The device features an embedded programmable voltage detector (PVD) that monitors the V<sub>DD</sub>/V<sub>DDA</sub> power supply and compares it to the V<sub>PVD</sub> threshold. An interrupt can be generated when $V_{DD}/V_{DDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD}/V_{DDA}$ is higher than the V<sub>PVD</sub> threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to Table 11: Embedded reset and power control block characteristics for the values of $V_{POR/PDR}$ and $V_{PVD}$ . ### 2.3.11 Voltage regulator The regulator has three operation modes: main (MR), low-power (LPR) and power down. - MR is used in the nominal regulation mode (Run) - LPR is used in the Stop mode - Power down is used in Standby mode: the regulator output is in high impedance: the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost) This regulator is always enabled after reset. It is disabled in Standby mode, providing high impedance output. ### 2.3.12 Low-power modes The STM32F103xx performance line supports three low-power modes to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: ## Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. ### Stop mode The Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode. The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm or the USB wakeup. ### Standby mode The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry. The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm occurs. Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode. 16/117 DocID13587 Rev 17 #### 2.3.13 **DMA** The flexible 7-channel general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management avoiding the generation of interrupts when the controller reaches the end of the buffer. Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent. The DMA can be used with the main peripherals: SPI, I<sup>2</sup>C, USART, general-purpose and advanced-control timers TIMx and ADC. ### 2.3.14 RTC (real-time clock) and backup registers The RTC and the backup registers are supplied through a switch that takes power either on V<sub>DD</sub> supply when present or through the V<sub>BAT</sub> pin. The backup registers are ten 16-bit registers used to store 20 bytes of user application data when $V_{DD}$ power is not present. The real-time clock provides a set of continuously running counters which can be used with suitable software to provide a clock calendar function, and provides an alarm interrupt and a periodic interrupt. It is clocked by a 32.768 kHz external crystal, resonator or oscillator, the internal low-power RC oscillator or the high-speed external clock divided by 128. The internal low-power RC has a typical frequency of 40 kHz. The RTC can be calibrated using an external 512 Hz output to compensate for any natural crystal deviation. The RTC features a 32-bit programmable counter for long-term measurement using the Compare register to generate an alarm. A 20-bit prescaler is used for the time base clock and is by default configured to generate a time base of 1 second from a clock at 32.768 kHz. ### 2.3.15 Timers and watchdogs The medium-density STM32F103xx performance line devices include an advanced-control timer, three general-purpose timers, two watchdog timers and a SysTick timer. *Table 4* compares the features of the advanced-control and general-purpose timers. | Timer | Counter resolution | Counter type | Prescaler factor | DMA request generation | Capture/compare channels | Complementary outputs | |------------------------|--------------------|-------------------------|---------------------------------------|------------------------|--------------------------|-----------------------| | TIM1 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | Yes | | TIM2,<br>TIM3,<br>TIM4 | 16-bit | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes | 4 | No | Table 4. Timer feature comparison DocID13587 Rev 17 17/117 ### Advanced-control timer (TIM1) The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for - Input capture - Output compare - PWM generation (edge- or center-aligned modes) - One-pulse mode output If configured as a general-purpose 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switch driven by these outputs. Many features are shared with those of the general-purpose TIM timers which have the same architecture. The advanced-control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. ### General-purpose timers (TIMx) There are up to three synchronizable general-purpose timers embedded in the STM32F103xx performance line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages. The general-purpose timers can work together with the advanced-control timer via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. They all have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. ### Independent watchdog The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode. ### Window watchdog The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode. 18/117 DocID13587 Rev 17 ### STM32F103x8, STM32F103xB ### SysTick timer This timer is dedicated for OS, but could also be used as a standard downcounter. It features: - A 24-bit downcounter - Autoreload capability - Maskable system interrupt generation when the counter reaches 0 - Programmable clock source #### 2.3.16 I<sup>2</sup>C bus Up to two I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support standard and fast modes. They support dual slave addressing (7-bit only) and both 7/10-bit addressing in master mode. A hardware CRC generation/verification is embedded. They can be served by DMA and they support SM Bus 2.0/PM Bus. ### 2.3.17 Universal synchronous/asynchronous receiver transmitter (USART) One of the USART interfaces is able to communicate at speeds of up to 4.5 Mbit/s. The other available interfaces communicate at up to 2.25 Mbit/s. They provide hardware management of the CTS and RTS signals, IrDA SIR ENDEC support, are ISO 7816 compliant and have LIN Master/Slave capability. All USART interfaces can be served by the DMA controller. ### 2.3.18 Serial peripheral interface (SPI) Up to two SPIs are able to communicate up to 18 Mbits/s in slave and master modes in fullduplex and simplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. Both SPIs can be served by the DMA controller. ### 2.3.19 Controller area network (CAN) The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks. ### 2.3.20 Universal serial bus (USB) The STM32F103xx performance line embeds a USB device peripheral compatible with the USB full-speed 12 Mbs. The USB interface implements a full-speed (12 Mbit/s) function interface. It has software-configurable endpoint setting and suspend/resume support. The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator). DocID13587 Rev 17 19/117 ### 2.3.21 **GPIOs** (general-purpose inputs/outputs) Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high currentcapable. The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers. I/Os on APB2 with up to 18 MHz toggling speed. #### 2.3.22 ADC (analog-to-digital converter) Two 12-bit analog-to-digital converters are embedded into STM32F103xx performance line devices and each ADC shares up to 16 external channels, performing conversions in singleshot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs. Additional logic functions embedded in the ADC interface allow: - Simultaneous sample and hold - Interleaved sample and hold - Single shunt The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds. The events generated by the general-purpose timers (TIMx) and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger, injection trigger, and DMA trigger respectively, to allow the application to synchronize A/D conversion and timers. ### 2.3.23 Temperature sensor The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 2 V < V<sub>DDA</sub> < 3.6 V. The temperature sensor is internally connected to the ADC12 IN16 input channel which is used to convert the sensor output voltage into a digital value. ### 2.3.24 Serial wire JTAG debug port (SWJ-DP) The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target. The JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP. 20/117 DocID13587 Rev 17 ### Pinouts and pin description 3 Figure 3. STM32F103xx performance line LFBGA100 ballout DocID13587 Rev 17 21/117 Figure 4. STM32F103xx performance line LQFP100 pinout 22/117 DocID13587 Rev 17 Pinouts and pin description Figure 5. STM32F103xx performance line UFBGA100 pinout | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|------------------|----------|--------|--------|-------|-------|--------|-------|-------|-------|--------|-------| | Α | PE3 | (PE1) | (PB8) | BOO T0 | PD7 | (PD5) | PB4 | (PB3) | PA15 | PA14) | PA13 | PA12 | | В | PE4 | (PE2) | (PB9) | (PB7) | (PB6) | PD6 | PD4 | (PD3) | (PD1) | C12 | PC10 | PA11) | | С | PC13<br>RTC_TAME | PE5 | (PE0) | (DD)3 | (PB5) | | '<br> | PD2 | (PD0) | C11) | NC | PA10 | | D | OSC32 IN | PE6 | (VSS)3 | | | | | | | PA9 | PA8 | PC9 | | E | C15<br>OSC32_OU | T (VBAT) | (VSS)4 | | | | | | | PC8 | PC7 | PC6 | | F | OGC_I)N | (SS_5 | | | | | l<br>I | | | | (VSS)2 | (SS)1 | | G | ояс_ојит | DD)5 | | | | | | | | | VDD_2 | (DD)1 | | Н | PCO | NRST | (VDD_ | 4 | | | | | | PD15 | PD14 | PD13 | | J | (VSS)A | PC1) | PC2 | | | | | | | PD12 | (PD11) | PD10 | | K | (REF) | PC3 | PA2 | PA5 | PC4 | | | PD9 | PD8 | PB15 | PB14 | PB13 | | L | VREF+ | PA0) | PA3 | PA6 | PC5 | (PB2) | PE8 | PE10 | PE12 | PB10 | (PB11) | PB12 | | М | (VDD) | (PA1) | PA4 | (PA7) | (PB0) | (PB1) | PE7 | PE9 | PE1 | PE13 | PE1 | PE1)5 | | | | | | | | | | | | | | | 577 DocID13587 Rev 17 23/117 Figure 6. STM32F103xx performance line LQFP64 pinout 24/117 DocID13587 Rev 17 Figure 7. STM32F103xx performance line TFBGA64 ballout 577 DocID13587 Rev 17 25/117 Figure 8. STM32F103xx performance line LQFP48 pinout Figure 9. STM32F103xx performance line UFQFPN48 pinout 26/117 DocID13587 Rev 17 Figure 10. STM32F103xx performance line VFQFPN36 pinout DocID13587 Rev 17 27/117 STM32F103x8, STM32F103xB Table 5. Medium-density STM32F103xx pin definitions | Pins | | | | | | | Calain across C | | | · | Alternate fu | nctions <sup>(4)</sup> | |----------|---------|-----------------|-------------------|--------|---------|----------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|--------------|------------------------| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | A3 | B2 | ı | - | - | 1 | - | PE2 | I/O | FT | PE2 | TRACECK | - | | В3 | A1 | ı | - | ı | 2 | - | PE3 | I/O | FT | PE3 | TRACED0 | - | | С3 | B1 | ı | - | - | 3 | - | PE4 | I/O | FT | PE4 | TRACED1 | - | | D3 | C2 | ı | - | - | 4 | - | PE5 | I/O | FT | PE5 | TRACED2 | - | | E3 | D2 | ı | - | - | 5 | - | PE6 | I/O | FT | PE6 | TRACED3 | - | | B2 | E2 | 1 | B2 | 1 | 6 | - | $V_{BAT}$ | S | - | $V_{BAT}$ | 1 | - | | A2 | C1 | 2 | A2 | 2 | 7 | - | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | 1 | PC13 <sup>(6)</sup> | TAMPER-RTC | - | | A1 | D1 | 3 | A1 | 3 | 8 | - | PC14-OSC32_IN <sup>(5)</sup> | I/O | - | PC14 <sup>(6)</sup> | OSC32_IN | - | | B1 | E1 | 4 | B1 | 4 | 9 | - | PC15-<br>OSC32_OUT <sup>(5)</sup> | I/O | - | PC15 <sup>(6)</sup> | OSC32_OUT | - | | C2 | F2 | - | - | - | 10 | - | V <sub>SS_5</sub> | S | - | V <sub>SS_5</sub> | - | - | | D2 | G2 | - | - | - | 11 | - | V <sub>DD_5</sub> | S | - | V <sub>DD_5</sub> | - | | | C1 | F1 | 5 | C1 | 5 | 12 | 2 | OSC_IN | I | - | OSC_IN | - | PD0 <sup>(7)</sup> | | D1 | G1 | 6 | D1 | 6 | 13 | 3 | OSC_OUT | 0 | - | OSC_OUT | | PD1 <sup>(7)</sup> | | E1 | H2 | 7 | E1 | 7 | 14 | 4 | NRST | I/O | - | NRST | - | - | | F1 | H1 | - | E3 | 8 | 15 | - | PC0 | I/O | - | PC0 | ADC12_IN10 | - | | F2 | J2 | - | E2 | 9 | 16 | - | PC1 | I/O | 1 | PC1 | ADC12_IN11 | - | | E2 | J3 | ı | F2 | 10 | 17 | _ | PC2 | I/O | - | PC2 | ADC12_IN12 | - | | F3 | K2 | ı | _(8) | 11 | 18 | - | PC3 | I/O | - | PC3 | ADC12_IN13 | - | | G1 | J1 | 8 | F1 | 12 | 19 | 5 | V <sub>SSA</sub> | S | - | $V_{SSA}$ | - | - | | H1 | K1 | _ | _ | - | 20 | - | V <sub>REF-</sub> | S | - | V <sub>REF-</sub> | - | - | | J1 | L1 | - | G1 <sup>(8)</sup> | - | 21 | - | V <sub>REF+</sub> | S | - | $V_{REF}$ + | - | - | | K1 | M1 | 9 | H1 | 13 | 22 | 6 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | 28/117 DocID13587 Rev 17 Table 5. Medium-density STM32F103xx pin definitions (continued) | Pins | | | | | | | · · · · · | | | | Alternate fur | nctions <sup>(4)</sup> | |----------|---------|-----------------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|------------------------| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | G2 | L2 | 10 | G2 | 14 | 23 | 7 | PA0-WKUP | I/O | - | PA0 | WKUP/<br>USART2_CTS <sup>(9)</sup> /<br>ADC12_IN0/<br>TIM2_CH1_<br>ETR <sup>(9)</sup> | - | | H2 | M2 | 11 | H2 | 15 | 24 | 8 | PA1 | I/O | - | PA1 | USART2_RTS <sup>(9)</sup> /<br>ADC12_IN1/<br>TIM2_CH2 <sup>(9)</sup> | - | | J2 | КЗ | 12 | F3 | 16 | 25 | 9 | PA2 | I/O | - | PA2 | USART2_TX <sup>(9)</sup> /<br>ADC12_IN2/<br>TIM2_CH3 <sup>(9)</sup> | - | | K2 | L3 | 13 | G3 | 17 | 26 | 10 | PA3 | I/O | 1 | PA3 | USART2_RX <sup>(9)</sup> /<br>ADC12_IN3/<br>TIM2_CH4 <sup>(9)</sup> | - | | E4 | E3 | - | C2 | 18 | 27 | - | V <sub>SS_4</sub> | S | - | V <sub>SS_4</sub> | - | - | | F4 | НЗ | - | D2 | 19 | 28 | - | V <sub>DD_4</sub> | S | - | V <sub>DD_4</sub> | - | - | | G3 | МЗ | 14 | НЗ | 20 | 29 | 11 | PA4 | I/O | - | PA4 | SPI1_NSS <sup>(9)</sup> /<br>USART2_CK <sup>(9)</sup> /<br>ADC12_IN4 | - | | НЗ | K4 | 15 | F4 | 21 | 30 | 12 | PA5 | I/O | 1 | PA5 | SPI1_SCK <sup>(9)</sup> /<br>ADC12_IN5 | - | | J3 | L4 | 16 | G4 | 22 | 31 | 13 | PA6 | I/O | - | PA6 | SPI1_MISO <sup>(9)</sup> /<br>ADC12_IN6/<br>TIM3_CH1 <sup>(9)</sup> | TIM1_BKIN | | K3 | M4 | 17 | H4 | 23 | 32 | 14 | PA7 | I/O | 1 | PA7 | SPI1_MOSI <sup>(9)</sup> /<br>ADC12_IN7/<br>TIM3_CH2 <sup>(9)</sup> | TIM1_CH1N | | G4 | K5 | - | H5 | 24 | 33 | | PC4 | I/O | - | PC4 | ADC12_IN14 | - | | H4 | L5 | - | H6 | 25 | 34 | | PC5 | I/O | - | PC5 | ADC12_IN15 | - | | J4 | M5 | 18 | F5 | 26 | 35 | 15 | PB0 | I/O | - | PB0 | ADC12_IN8/<br>TIM3_CH3 <sup>(9)</sup> | TIM1_CH2N | | K4 | M6 | 19 | G5 | 27 | 36 | 16 | PB1 | I/O | - | PB1 | ADC12_IN9/<br>TIM3_CH4 <sup>(9)</sup> | TIM1_CH3N | 577 DocID13587 Rev 17 29/117 **STM32F103x8, STM32F103xB** Table 5. Medium-density STM32F103xx pin definitions (continued) | Pins | | | | | | | | | | | Alternate fui | nctions <sup>(4)</sup> | |----------|---------|-----------------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------------------------------------|------------------------| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | G5 | L6 | 20 | G6 | 28 | 37 | 17 | PB2 | I/O | FT | PB2/BOOT1 | - | - | | H5 | M7 | - | - | - | 38 | - | PE7 | I/O | FT | PE7 | - | TIM1_ETR | | J5 | L7 | - | - | - | 39 | - | PE8 | I/O | FT | PE8 | - | TIM1_CH1N | | K5 | M8 | - | - | - | 40 | - | PE9 | I/O | FT | PE9 | - | TIM1_CH1 | | G6 | L8 | - | - | - | 41 | - | PE10 | I/O | FT | PE10 | - | TIM1_CH2N | | H6 | М9 | - | - | - | 42 | - | PE11 | I/O | FT | PE11 | - | TIM1_CH2 | | J6 | L9 | - | - | - | 43 | - | PE12 | I/O | FT | PE12 | - | TIM1_CH3N | | K6 | M10 | - | - | - | 44 | - | PE13 | I/O | FT | PE13 | - | TIM1_CH3 | | G7 | M11 | - | - | - | 45 | - | PE14 | I/O | FT | PE14 | - | TIM1_CH4 | | H7 | M12 | - | - | - | 46 | - | PE15 | I/O | FT | PE15 | - | TIM1_BKIN | | J7 | L10 | 21 | G7 | 29 | 47 | - | PB10 | I/O | FT | PB10 | I2C2_SCL/<br>USART3_TX <sup>(9)</sup> | TIM2_CH3 | | K7 | L11 | 22 | H7 | 30 | 48 | 1 | PB11 | I/O | FT | PB11 | I2C2_SDA/<br>USART3_RX <sup>(9)</sup> | TIM2_CH4 | | E7 | F12 | 23 | D6 | 31 | 49 | 18 | V <sub>SS_1</sub> | S | 1 | V <sub>SS_1</sub> | - | - | | F7 | G12 | 24 | E6 | 32 | 50 | 19 | $V_{DD_1}$ | S | 1 | $V_{DD_1}$ | - | - | | K8 | L12 | 25 | Н8 | 33 | 51 | 1 | PB12 | I/O | FT | PB12 | SPI2_NSS/<br>I2C2_SMBAI/<br>USART3_CK <sup>(9)</sup> /<br>TIM1_BKIN <sup>(9)</sup> | - | | J8 | K12 | 26 | G8 | 34 | 52 | - | PB13 | I/O | FT | PB13 | SPI2_SCK/<br>USART3_CTS <sup>(9)</sup> /<br>TIM1_CH1N <sup>(9)</sup> | - | | Н8 | K11 | 27 | F8 | 35 | 53 | - | PB14 | I/O | FT | PB14 | SPI2_MISO/<br>USART3_RTS <sup>(9)</sup><br>TIM1_CH2N <sup>(9)</sup> | - | | G8 | K10 | 28 | F7 | 36 | 54 | - | PB15 | I/O | FT | PB15 | SPI2_MOSI/<br>TIM1_CH3N <sup>(9)</sup> | - | | K9 | K9 | - | - | - | 55 | - | PD8 | I/O | FT | PD8 | - | USART3_TX | | J9 | K8 | - | - | - | 56 | - | PD9 | I/O | FT | PD9 | - | USART3_RX | 30/117 DocID13587 Rev 17 Table 5. Medium-density STM32F103xx pin definitions (continued) | Pins | | | | | | | • | | | | Alternate fu | nctions <sup>(4)</sup> | |----------|---------|-----------------|---------|--------|---------|----------|-------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------|--------------------------| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | Н9 | J12 | - | - | - | 57 | - | PD10 | I/O | FT | PD10 | - | USART3_CK | | G9 | J11 | - | - | - | 58 | - | PD11 | I/O | FT | PD11 | - | USART3_CTS | | K10 | J10 | - | - | - | 59 | - | PD12 | I/O | FT | PD12 | - | TIM4_CH1 /<br>USART3_RTS | | J10 | H12 | - | - | - | 60 | - | PD13 | I/O | FT | PD13 | - | TIM4_CH2 | | H10 | H11 | - | - | - | 61 | - | PD14 | I/O | FT | PD14 | - | TIM4_CH3 | | G10 | H10 | - | - | - | 62 | - | PD15 | I/O | FT | PD15 | - | TIM4_CH4 | | F10 | E12 | 1 | F6 | 37 | 63 | - | PC6 | I/O | FT | PC6 | - | TIM3_CH1 | | E10 | E11 | | E7 | 38 | 64 | - | PC7 | I/O | FT | PC7 | - | TIM3_CH2 | | F9 | E10 | | E8 | 39 | 65 | - | PC8 | I/O | FT | PC8 | - | TIM3_CH3 | | E9 | D12 | 1 | D8 | 40 | 66 | - | PC9 | I/O | FT | PC9 | - | TIM3_CH4 | | D9 | D11 | 29 | D7 | 41 | 67 | 20 | PA8 | I/O | FT | PA8 | USART1_CK/<br>TIM1_CH1 <sup>(9)</sup> /<br>MCO | - | | С9 | D10 | 30 | C7 | 42 | 68 | 21 | PA9 | I/O | FT | PA9 | USART1_TX <sup>(9)</sup> /<br>TIM1_CH2 <sup>(9)</sup> | - | | D10 | C12 | 31 | C6 | 43 | 69 | 22 | PA10 | I/O | FT | PA10 | USART1_RX <sup>(9)</sup> /<br>TIM1_CH3 <sup>(9)</sup> | - | | C10 | B12 | 32 | C8 | 44 | 70 | 23 | PA11 | I/O | FT | PA11 | USART1_CTS/<br>CANRX <sup>(9)</sup> /<br>USBDM/<br>TIM1_CH4 <sup>(9)</sup> | - | | B10 | A12 | 33 | В8 | 45 | 71 | 24 | PA12 | I/O | FT | PA12 | USART1_RTS/<br>CANTX <sup>(9)</sup><br>/USBDP<br>TIM1_ETR <sup>(9)</sup> | - | | A10 | A11 | 34 | A8 | 46 | 72 | 25 | PA13 | I/O | FT | JTMS/SWDIO | - | PA13 | | F8 | C11 | - | - | - | 73 | - | | ١ | lot c | connected | | - | | E6 | F11 | 35 | D5 | 47 | 74 | 26 | V <sub>SS_2</sub> | S | - | $V_{SS_2}$ | - | - | | F6 | G11 | 36 | E5 | 48 | 75 | 27 | V <sub>DD_2</sub> | S | - | V <sub>DD_2</sub> | - | - | 577 DocID13587 Rev 17 31/117 ## STM32F103x8, STM32F103xB Table 5. Medium-density STM32F103xx pin definitions (continued) | Pins | | | | | | | i-defisity STWI321 | | | | Alternate fu | nctions <sup>(4)</sup> | |----------|---------|-----------------|---------|--------|---------|----------|--------------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------------------------|-------------------------------------------| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | A9 | A10 | 37 | A7 | 49 | 76 | 28 | PA14 | I/O | FT | JTCK/SWCLK | - | PA14 | | A8 | A9 | 38 | A6 | 50 | 77 | 29 | PA15 | I/O | FT | JTDI | - | TIM2_CH1_<br>ETR/ PA15<br>/SPI1_NSS | | В9 | B11 | - | B7 | 51 | 78 | | PC10 | I/O | FT | PC10 | - | USART3_TX | | B8 | C10 | - | В6 | 52 | 79 | | PC11 | I/O | FT | PC11 | - | USART3_RX | | C8 | B10 | - | C5 | 53 | 80 | | PC12 | I/O | FT | PC12 | - | USART3_CK | | - | C9 | - | C1 | - | 81 | 2 | PD0 | I/O | FT | PD0 | - | CANRX | | - | В9 | - | D1 | - | 82 | 3 | PD1 | I/O | FT | PD1 | - | CANTX | | В7 | C8 | | B5 | 54 | 83 | - | PD2 | I/O | FT | PD2 | TIM3_ETR | - | | C7 | B8 | - | - | - | 84 | - | PD3 | I/O | FT | PD3 | - | USART2_CTS | | D7 | В7 | - | - | - | 85 | - | PD4 | I/O | FT | PD4 | - | USART2_RTS | | В6 | A6 | - | - | - | 86 | - | PD5 | I/O | FT | PD5 | - | USART2_TX | | C6 | В6 | - | - | - | 87 | - | PD6 | I/O | FT | PD6 | - | USART2_RX | | D6 | A5 | - | - | - | 88 | - | PD7 | I/O | FT | PD7 | - | USART2_CK | | A7 | A8 | 39 | A5 | 55 | 89 | 30 | PB3 | I/O | FT | JTDO | - | TIM2_CH2 /<br>PB3<br>TRACESWO<br>SPI1_SCK | | A6 | A7 | 40 | A4 | 56 | 90 | 31 | PB4 | I/O | FT | JNTRST | - | TIM3_CH1/<br>PB4/<br>SPI1_MISO | | C5 | C5 | 41 | C4 | 57 | 91 | 32 | PB5 | I/O | | PB5 | I2C1_SMBAI | TIM3_CH2 /<br>SPI1_MOSI | | B5 | B5 | 42 | D3 | 58 | 92 | 33 | PB6 | I/O | FT | PB6 | I2C1_SCL <sup>(9)</sup> /<br>TIM4_CH1 <sup>(9)</sup> | USART1_TX | | A5 | B4 | 43 | C3 | 59 | 93 | 34 | PB7 | I/O | FT | PB7 | I2C1_SDA <sup>(9)</sup> /<br>TIM4_CH2 <sup>(9)</sup> | USART1_RX | | D5 | A4 | 44 | B4 | 60 | 94 | 35 | воото | I | | воото | - | - | 32/117 DocID13587 Rev 17 Table 5. Medium-density STM32F103xx pin definitions (continued) | | | | Pins | | | | | | | | Alternate functions <sup>(4)</sup> | | | |----------|---------|-----------------|---------|--------|---------|----------|-------------|---------------------|----------------------------|--------------------------------------------------|------------------------------------|---------------------|--| | LFBGA100 | UFBG100 | LQFP48/UFQFPN48 | TFBGA64 | LQFP64 | LQFP100 | VFQFPN36 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | | B4 | А3 | 45 | В3 | 61 | 95 | - | PB8 | I/O | FT | PB8 | TIM4_CH3 <sup>(9)</sup> | I2C1_SCL /<br>CANRX | | | A4 | ВЗ | 46 | A3 | 62 | 96 | 1 | PB9 | I/O | FT | PB9 | TIM4_CH4 <sup>(9)</sup> | I2C1_SDA/<br>CANTX | | | D4 | C3 | - | - | - | 97 | - | PE0 | I/O | FT | PE0 | TIM4_ETR | - | | | C4 | A2 | - | - | - | 98 | - | PE1 | I/O | FT | PE1 | - | - | | | E5 | D3 | 47 | D4 | 63 | 99 | 36 | $V_{SS\_3}$ | S | - | $V_{SS\_3}$ | <del>-</del> | - | | | F5 | C4 | 48 | E4 | 64 | 100 | 1 | $V_{DD\_3}$ | S | - | $V_{DD_3}$ | - | - | | - 1. I = input, O = output, S = supply. - 2. FT = 5 V tolerant. - Function availability depends on the chosen device. For devices having reduced peripheral counts, it is always the lower number of peripheral that is included. For example, if a device has only one SPI and two USARTs, they will be called SPI1 and USART1 & USART2, respectively. Refer to *Table 2 on page 10*. - 4. If several peripherals share the same I/O pin, to avoid conflict between these alternate functions only one peripheral should be enabled at a time through the peripheral clock enable bit (in the corresponding RCC peripheral clock enable register). - 5. PC13, PC14 and PC15 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 in output mode is limited: the speed should not exceed 2 MHz with a maximum load of 30 pF and these IOs must not be used as a current source (e.g. to drive an LED). - 6. Main function after the first backup domain power-up. Later on, it depends on the contents of the Backup registers even after reset (because these registers are not reset by the main reset). For details on how to manage these IOs, refer to the Battery backup domain and BKP register description sections in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. - 7. The pins number 2 and 3 in the VFQFPN36 package, 5 and 6 in the LQFP48, UFQFP48 and LQFP64 packages, and C1 and C2 in the TFBGA64 package are configured as OSC\_IN/OSC\_OUT after reset, however the functionality of PD0 and PD1 can be remapped by software on these pins. For the LQFP100 package, PD0 and PD1 are available by default, so there is no need for remapping. For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual. The use of PD0 and PD1 in output mode is limited as they can only be used at 50 MHz in output mode. - 8. Unlike in the LQFP64 package, there is no PC3 in the TFBGA64 package. The V<sub>REF+</sub> functionality is provided instead. - This alternate function can be remapped by software to some other port pins (if available on the used package). For more details, refer to the Alternate function I/O and debug configuration section in the STM32F10xxx reference manual, available from the STMicroelectronics website: www.st.com. DocID13587 Rev 17 33/117 ### **Memory mapping** 4 The memory map is shown in *Figure 11*. Figure 11. Memory map 34/117 DocID13587 Rev 17 ### **Electrical characteristics** 5 #### 5.1 **Parameter conditions** Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>. #### 5.1.1 Minimum and maximum values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A = 25$ °C and $T_A = T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean±3o). #### 5.1.2 Typical values Unless otherwise specified, typical data are based on $T_A$ = 25 °C, $V_{DD}$ = 3.3 V (for the 2 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested. Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean±2o). ### 5.1.3 Typical curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 5.1.4 Loading capacitor The loading conditions used for pin parameter measurement are shown in Figure 12. ### 5.1.5 Pin input voltage The input voltage measurement on a pin of the device is described in Figure 13. DocID13587 Rev 17 35/117 ### 5.1.6 Power supply scheme Figure 14. Power supply scheme In Figure 14, the 4.7 $\mu F$ capacitor must be connected to $V_{DD3}.$ Caution: ### 5.1.7 **Current consumption measurement** Figure 15. Current consumption measurement scheme 47/ 36/117 DocID13587 Rev 17 #### 5.2 Absolute maximum ratings Stresses above the absolute maximum ratings listed in Table 6: Voltage characteristics, Table 7: Current characteristics, and Table 8: Thermal characteristics may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 6. Voltage characteristics | Symbol | Ratings | Min | Max | Unit | |-----------------------------------|---------------------------------------------------------------------------------|----------------------|-----------------------------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | External main supply voltage (including $V_{DDA}$ and $V_{DD}$ ) <sup>(1)</sup> | -0.3 | 4.0 | | | V <sub>IN</sub> <sup>(2)</sup> | Input voltage on five volt tolerant pin | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +4.0 | V | | VIN | Input voltage on any other pin | V <sub>SS</sub> -0.3 | 4.0 | | | ∆V <sub>DDx</sub> | Variations between different V <sub>DD</sub> power pins | - | 50 | | | V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins | - | 50 | mV | | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | | 3.11: Absolute<br>ngs (electrical<br>itivity) | | All main power ( $V_{DD}$ , $V_{DDA}$ ) and ground ( $V_{SS}$ , $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range. **Table 7. Current characteristics** | Symbol | Ratings | Max. | Unit | |--------------------------------------|------------------------------------------------------------------------------------------|-------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> /V <sub>DDA</sub> power lines (source) <sup>(1)</sup> | 150 | | | l <sub>vss</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150 | | | | Output current sunk by any I/O and control pin | 25 | | | l <sub>IO</sub> | Output current source by any I/Os and control pin | -25 | mA | | (2) | Injected current on five volt tolerant pins <sup>(3)</sup> | -5/+0 | | | I <sub>INJ(PIN)</sub> <sup>(2)</sup> | Injected current on any other pin <sup>(4)</sup> | ± 5 | | | Σl <sub>INJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25 | | All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). DocID13587 Rev 17 37/117 V<sub>IN</sub> maximum must always be respected. Refer to Table 7: Current characteristics for the maximum allowed injected current values. <sup>2.</sup> Negative injection disturbs the analog performance of the device. See note 2. on page 76. <sup>3.</sup> Positive injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . $I_{IN,J(PIN)}$ must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage **Table 8. Thermal characteristics** | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | °C | #### 5.3 **Operating conditions** #### **General operating conditions** 5.3.1 Table 9. General operating conditions | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------------------|---------------------------------------------------------------------------|----------------------------------|-------------------------------|------|--------------------------|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | | - | 0 | 72 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | | - | 0 | 36 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | | - | 0 | 72 | | | $V_{DD}$ | Standard operating voltage | | - | 2 | 3.6 | | | V <sub>DDA</sub> <sup>(1)</sup> | Analog operating voltage (ADC not used) | | the same potential | 2 | 3.6 | V | | VDDA` ′ | Analog operating voltage (ADC used) | as V <sub>DD</sub> <sup>(2</sup> | ) | 2.4 | 3.6 | V | | $V_{BAT}$ | Backup operating voltage | | - | 1.8 | 3.6 | | | | Star | Standard | IO | -0.3 | V <sub>DD</sub> +<br>0.3 | | | $V_{IN}$ | I/O input voltage | FT IO <sup>(3)</sup> | 2 V < V <sub>DD</sub> ≤ 3.6 V | -0.3 | 5.5 | V | | | | | V <sub>DD</sub> = 2 V | -0.3 | 5.2 | 1 | | | | воото | | 0 | 5.5 | | | | | LFBGA1 | 00 | - | 454 | | | | | LQFP100 | 0 | - | 434 | | | | | UFBGA1 | 00 | - | 339 | | | В | Power dissipation at T <sub>A</sub> = | TFBGA6 | 4 | - | 308 | m\\/ | | $P_{D}$ | 85 °C for suffix 6 or T <sub>A</sub> = 105 °C for suffix 7 <sup>(4)</sup> | LQFP64<br>LQFP48 | | - | 444 | mW | | | LQFP48 | | | - | 363 | | | | | UFQFPN | 148 | - | 624 | | | | | VFQFPN | 136 | - | 1000 | | 38/117 DocID13587 Rev 17 shunto@126.com 4006-022-002 Table 9. General operating conditions (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|------------------------------------------|--------------------------------------|-----------------|-----|------| | | Ambient temperature for 6 suffix version | Maximum power dissipation | -40 | 85 | | | Т. | | Low-power dissipation <sup>(5)</sup> | <del>-4</del> 0 | 105 | | | IA | Ambient temperature for 7 | Maximum power dissipation | -40 | 105 | °C | | | suffix version | Low-power dissipation <sup>(5)</sup> | -40 | 125 | C | | TJ | lunction tomporature range | 6 suffix version | -40 | 105 | | | IJ | Junction temperature range | 7 suffix version | -40 | 125 | | <sup>1.</sup> When the ADC is used, refer to Table 46: ADC characteristics. #### 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 10. Operating conditions at power-up / power-down | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|--------------------------------|------------|-----|-----|-------| | 4 | V <sub>DD</sub> rise time rate | _ | 0 | ∞ | us/V | | , ADD | V <sub>DD</sub> fall time rate | - | 20 | 8 | μ5/ ν | It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation. <sup>3.</sup> To sustain a voltage higher than $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled. <sup>4.</sup> If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see *Table 6.9: Thermal characteristics on page 105*). <sup>5.</sup> In low-power dissipation state, $T_A$ can be extended to this range as long as $T_J$ does not exceed $T_J$ max (see Table 6.9: Thermal characteristics on page 105). #### 5.3.3 Embedded reset and power control block characteristics The parameters given in *Table 11* are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. Table 11. Embedded reset and power control block characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | |--------------------------------------|--------------------------|-----------------------------|--------------------|------|------|------|--|--| | | | PLS[2:0]=000 (rising edge) | 2.1 | 2.18 | 2.26 | | | | | | | PLS[2:0]=000 (falling edge) | 2 | 2.08 | 2.16 | | | | | | | PLS[2:0]=001 (rising edge) | 2.19 | 2.28 | 2.37 | | | | | | | PLS[2:0]=001 (falling edge) | 2.09 | 2.18 | 2.27 | | | | | | | PLS[2:0]=010 (rising edge) | 2.28 | 2.38 | 2.48 | | | | | | | PLS[2:0]=010 (falling edge) | 2.18 | 2.28 | 2.38 | | | | | | | PLS[2:0]=011 (rising edge) | 2.38 | 2.48 | 2.58 | | | | | V | Programmable voltage | PLS[2:0]=011 (falling edge) | 2.28 | 2.38 | 2.48 | - V | | | | $V_{PVD}$ | detector level selection | PLS[2:0]=100 (rising edge) | 2.47 | 2.58 | 2.69 | | | | | | | PLS[2:0]=100 (falling edge) | 2.37 | 2.48 | 2.59 | | | | | | | PLS[2:0]=101 (rising edge) | 2.57 | 2.68 | 2.79 | | | | | | | PLS[2:0]=101 (falling edge) | 2.47 | 2.58 | 2.69 | | | | | | | PLS[2:0]=110 (rising edge) | 2.66 | 2.78 | 2.9 | | | | | | | PLS[2:0]=110 (falling edge) | 2.56 | 2.68 | 2.8 | | | | | | | PLS[2:0]=111 (rising edge) | 2.76 | 2.88 | 3 | | | | | | | PLS[2:0]=111 (falling edge) | 2.66 | 2.78 | 2.9 | | | | | V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis | - | - | 100 | - | mV | | | | | Power on/power down | Falling edge | 1.8 <sup>(1)</sup> | 1.88 | 1.96 | V | | | | V <sub>POR/PDR</sub> | reset threshold | Rising edge | 1.84 | 1.92 | 2.0 | v | | | | V <sub>PDRhyst</sub> <sup>(2)</sup> | PDR hysteresis | - | - | 40 | - | mV | | | | T <sub>RSTTEMPO</sub> <sup>(2)</sup> | Reset temporization | - | 1 | 2.5 | 4.5 | ms | | | <sup>1.</sup> The product behavior is guaranteed by design down to the minimum $V_{POR/PDR}$ value. 40/117 DocID13587 Rev 17 <sup>2.</sup> Guaranteed by design. 100 ppm/°C #### 5.3.4 Embedded reference voltage The parameters given in Table 12 are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. Symbol **Conditions Parameter** Min Тур Max Unit -40 °C < T<sub>A</sub> < +105 °C 1.16 1.20 1.26 ٧ **V<sub>REFINT</sub>** Internal reference voltage -40 °C < T<sub>A</sub> < +85 °C 1.16 1.20 1.24 ADC sampling time when T<sub>S\_vrefint</sub><sup>(1)</sup> 17.1<sup>(2)</sup> reading the internal reference 5.1 μs voltage Internal reference voltage V<sub>RERINT</sub><sup>(2)</sup> spread over the temperature $V_{DD} = 3 V \pm 10 mV$ 10 mV range $T_{\text{Coeff}}^{(2)}$ Table 12. Embedded internal reference voltage #### 5.3.5 Supply current characteristics The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in Figure 15: Current consumption measurement scheme. All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code. ### **Maximum current consumption** The MCU is placed under the following conditions: Temperature coefficient - All I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - All peripherals are disabled except when explicitly mentioned - The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above) - Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/2$ , $f_{PCLK2} = f_{HCLK}$ The parameters given in Table 13, Table 14 and Table 15 are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. DocID13587 Rev 17 41/117 Shortest sampling time can be determined in the application by multiple iterations. <sup>2.</sup> Guaranteed by design. Table 13. Maximum current consumption in Run mode, code with data processing running from Flash | Symbol | Parameter | eter Conditions | | Ma | Unit | | | | | |-----------------|----------------------|-------------------------------------|---------------------|------------------------|-------------------------|--------|------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Ullit | | | | | | | | 72 MHz | 50 | 50.3 | | | | | | | | | 48 MHz | 36.1 | 36.2 | | | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 28.6 | 28.7 | | | | | | | | peripherals enabled | peripherals enabled | peripherals enabled | peripherals enabled | 24 MHz | 19.9 | 20.1 | | | | | | | | 16 MHz | 14.7 | 14.9 | | | | | Supply current in | | | | 8 MHz | 8.6 | 8.9 | mA | | | I <sub>DD</sub> | Run mode | | 72 MHz | 32.8 | 32.9 | IIIA | | | | | | | | 48 MHz | 24.4 | 24.5 | | | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 19.8 | 19.9 | | | | | | | peripherals disabled | 24 MHz | 13.9 | 14.2 | | | | | | | | | | 16 MHz | 10.7 | 11 | | | | | | | | | 8 MHz | 6.8 | 7.1 | | | | | <sup>1.</sup> Guaranteed based on test during characterization. Table 14. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol Paramete | Paramotor | Conditions | f | Ma | ax <sup>(1)</sup> | Unit | |-----------------|-------------------|----------------------------------------------------------|-------------------|------------------------|-------------------------|-------| | | Farameter | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oille | | | | | 72 MHz | 48 | 50 | | | | | | 48 MHz | 31.5 | 32 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 24 | 25.5 | | | | | peripherals enabled | 24 MHz | 17.5 | 18 | | | | | | 16 MHz | 12.5 | 13 | | | | Supply current in | | 8 MHz | 7.5 | 8 | mA | | I <sub>DD</sub> | Run mode | | 72 MHz | 29 | 29.5 | IIIA | | | | | 48 MHz | 20.5 | 21 | | | | | External clock <sup>(2)</sup> , all peripherals disabled | 36 MHz | 16 | 16.5 | | | | | | 24 MHz | 11.5 | 12 | | | | | | 16 MHz | 8.5 | 9 | | | | | | 8 MHz | 5.5 | 6 | | <sup>1.</sup> Based on characterization, tested in production at $V_{DD}\,\text{max}$ , $f_{HCLK}\,\text{max}$ . DocID13587 Rev 17 42/117 <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. 43/117 Figure 16. Typical current consumption in Run mode versus frequency (at 3.6 V) code with data processing running from RAM, peripherals enabled Figure 17. Typical current consumption in Run mode versus frequency (at 3.6 V) code with data processing running from RAM, peripherals disabled DocID13587 Rev 17 Table 15. Maximum current consumption in Sleep mode, code running from Flash or **RAM** | Symbol Parameter | | Conditions | • | Max | K <sup>(1)</sup> | Unit | |------------------|-------------------|-------------------------------------|-------------------|------------------------|-------------------------|-------| | Symbol | raiailletei | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Oilit | | | | | 72 MHz | 30 | 32 | | | | | | 48 MHz | 20 | 20.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 15.5 | 16 | | | | | peripherals enabled | 24 MHz | 11.5 | 12 | | | | | | 16 MHz | 8.5 | 9 | | | | Supply current in | | 8 MHz | 5.5 | 6 | mA | | I <sub>DD</sub> | Sleep mode | | 72 MHz | 7.5 | 8 | IIIA | | | | | 48 MHz | 6 | 6.5 | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 5 | 5.5 | | | | | peripherals disabled | 24 MHz | 4.5 | 5 | | | | | | 16 MHz | 4 | 4.5 | | | | | | 8 MHz | 3 | 4 | | <sup>1.</sup> Based on characterization, tested in production at $V_{DD\;max}$ , $f_{HCLK}\;max\;with\;peripherals\;enabled$ . 5/ DocID13587 Rev 17 44/117 shunto@126.com 4006-022-002 <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. Table 16. Typical and maximum current consumptions in Stop and Standby modes | | | | | Typ <sup>(1)</sup> | | M | | | |----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|--------------------|----------------------------|------| | Symbol Paramete | | Conditions | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.0 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.4 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 3.3 V | | T <sub>A</sub> =<br>105 °C | Unit | | | Supply current<br>in Stop mode | Regulator in Run mode, low-speed<br>and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog) | - | 23.5 | 24 | 200 | 370 | | | I <sub>DD</sub> | | Regulator in Low-power mode, low-<br>speed and high-speed internal RC<br>oscillators and high-speed oscillator<br>OFF (no independent watchdog) | - | 13.5 | 14 | 180 | 340 | | | | | Low-speed internal RC oscillator and independent watchdog ON | - | 2.6 | 3.4 | - | - | μΑ | | | in Standby | Low-speed internal RC oscillator ON, independent watchdog OFF | - | 2.4 | 3.2 | - | - | | | | | Low-speed internal RC oscillator and independent watchdog OFF, low-speed oscillator and RTC OFF | - | 1.7 | 2 | 4 | 5 | | | I <sub>DD_VBAT</sub> | Backup<br>domain supply<br>current | Low-speed oscillator and RTC ON | 0.9 | 1.1 | 1.4 | 1.9 <sup>(2)</sup> | 2.2 | | <sup>1.</sup> Typical values are measured at $T_A$ = 25 °C. Figure 18. Typical current consumption on $V_{\text{BAT}}$ with RTC on versus temperature at different **V<sub>BAT</sub> values** DocID13587 Rev 17 45/117 <sup>2.</sup> Guaranteed based on test during characterization. Figure 19. Typical current consumption in Stop mode with regulator in Run mode versus temperature at V<sub>DD</sub> = 3.3 V and 3.6 V Figure 20. Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at $V_{DD}$ = 3.3 V and 3.6 V 47/ 46/117 DocID13587 Rev 17 Figure 21. Typical current consumption in Standby mode versus temperature at $V_{DD} = 3.3 \text{ V} \text{ and } 3.6 \text{ V}$ ## Typical current consumption The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load). - All peripherals are disabled except if it is explicitly mentioned. - The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above). - Ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. - Prefetch is ON (Reminder: this bit must be set before clock setting and bus prescaling) - When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ , $f_{ADCCLK} = f_{HCLK}/4$ f<sub>PCLK2</sub>/4 DocID13587 Rev 17 47/117 Table 17. Typical current consumption in Run mode, code with data processing running from Flash | | | | | Ту | p <sup>(1)</sup> | | | |-----------------|------------------------|-------------------------------|-------------------|----------------------------------------|--------------------------|------|--| | Symbol F | Parameter | Conditions | f <sub>HCLK</sub> | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | | 72 MHz | 36 | 27 | | | | | | | 48 MHz | 24.2 | 18.6 | | | | | | | 36 MHz | 19 | 14.8 | | | | | | | 24 MHz | 12.9 | 10.1 | | | | | | | 16 MHz | 9.3 | 7.4 | | | | | | External clock <sup>(3)</sup> | 8 MHz | 5.5 | 4.6 | mA | | | l | | | 4 MHz | 3.3 | 2.8 | | | | l | | | | 2 MHz | 2.2 | 1.9 | | | | | | | 1 MHz | 1.6 | 1.45 | | | | | | 500 kHz | 1.3 | 1.25 | | | | | Supply | | 125 kHz | 1.08 | 1.06 | | | | I <sub>DD</sub> | current in<br>Run mode | | 64 MHz | 31.4 | 23.9 | | | | | | | 48 MHz | 23.5 | 17.9 | | | | | | | 36 MHz | 18.3 | 14.1 | | | | | | Running on high | 24 MHz | 12.2 | 9.5 | | | | | İ | speed internal RC | 16 MHz | 8.5 | 6.8 | | | | | | (HSI), AHB prescaler used to | 8 MHz | 4.9 | 4 | mA | | | | | reduce the | 4 MHz | 2.7 | 2.2 | | | | | frequency | 2 MHz | 1.6 | 1.4 | | | | | | | | 1 MHz | 1.02 | 0.9 | | | | | | | 500 kHz | 0.73 | 0.67 | | | | l | | | 125 kHz | 0.5 | 0.48 | | | Typical values are measures at T<sub>A</sub> = 25 °C, V<sub>DD</sub> = 3.3 V. 48/117 DocID13587 Rev 17 <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. Table 18. Typical current consumption in Sleep mode, code running from Flash or **RAM** | | | | | Туј | o <sup>(1)</sup> | | | |--------|--------------------------------------|-----------------------------------|-------------------|----------------------------------------|--------------------------|------|---| | Symbol | Parameter Conditions f <sub>HC</sub> | | f <sub>HCLK</sub> | All peripherals enabled <sup>(2)</sup> | All peripherals disabled | Unit | | | | | | 72 MHz | 14.4 | 5.5 | | | | | | | 48 MHz | 9.9 | 3.9 | | | | | | | 36 MHz | 7.6 | 3.1 | | | | | | | 24 MHz | 5.3 | 2.3 | | | | | | | 16 MHz | 3.8 | 1.8 | | | | | | External clock <sup>(3)</sup> | 8 MHz | 2.1 | 1.2 | | | | | | | 4 MHz | 1.6 | 1.1 | | | | | | | | 2 MHz | 1.3 | 1 | Ì | | | | | 1 MHz | 1.11 | 0.98 | | | | | | | | 500 kHz | 1.04 | 0.96 | | | ı | Supply current in | | 125 kHz | 0.98 | 0.95 | mA | | | DD | Sleep mode | | 64 MHz | 12.3 | 4.4 | IIIA | | | | | | 48 MHz | 9.3 | 3.3 | | | | | | | 36 MHz | 7 | 2.5 | | | | | | | 24 MHz | 4.8 | 1.8 | | | | | | Running on high speed internal RC | 16 MHz | 3.2 | 1.2 | | | | | | (HSI), AHB prescaler | 8 MHz | 1.6 | 0.6 | | | | | | used to reduce the frequency | 4 MHz | 1 | 0.5 | | | | | | | 2 MHz | 0.72 | 0.47 | | | | | | | 1 MHz | 0.56 | 0.44 | | | | | | | 500 kHz | 0.49 | 0.42 | | | | | | | 125 kHz | 0.43 | 0.41 | | | <sup>1.</sup> Typical values are measures at $T_A$ = 25 °C, $V_{DD}$ = 3.3 V. DocID13587 Rev 17 49/117 <sup>2.</sup> Add an additional power consumption of 0.8 mA per ADC for the analog part. In applications, this consumption occurs only while the ADC is on (ADON bit is set in the ADC\_CR2 register). <sup>3.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK} > 8$ MHz. # On-chip peripheral current consumption The current consumption of the on-chip peripherals is given in Table 19. The MCU is placed under the following conditions: - all I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - all peripherals are disabled unless otherwise mentioned - the given value is calculated by measuring the current consumption - with all peripherals clocked off - with only one peripheral clocked on - ambient operating temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 6 Table 19. Peripheral current consumption | Perip | pherals | μ <b>A</b> /MHz | |---------------------|--------------------------|-----------------| | ALID (up to 70 MHz) | DMA1 | 16.53 | | AHB (up to 72 MHz) | BusMatrix <sup>(1)</sup> | 8.33 | | | APB1-Bridge | 10.28 | | | TIM2 | 32.50 | | | TIM3 | 31.39 | | | TIM4 | 31.94 | | | SPI2 | 4.17 | | | USART2 | 12.22 | | | USART3 | 12.22 | | APB1 (up to 36 MHz) | I2C1 | 10.00 | | | I2C2 | 10.00 | | | USB | 17.78 | | | CAN1 | 18.06 | | | WWDG | 2.50 | | | PWR | 1.67 | | | ВКР | 2.50 | | | IWDG | 11.67 | 50/117 DocID13587 Rev 17 Table 19. Peripheral current consumption (continued) | Pe | Peripherals | | | |---------------------|---------------------|-------|--| | | APB2-Bridge | 3.75 | | | | GPIOA | 6.67 | | | | GPIOB | 6.53 | | | | GPIOC | 6.53 | | | | GPIOD | 6.53 | | | APB2 (up to 72 MHz) | GPIOE | 6.39 | | | | SPI1 | 4.72 | | | | USART1 | 11.94 | | | | TIM1 | 23.33 | | | | ADC1 <sup>(2)</sup> | 17.50 | | | | ADC2 <sup>(2)</sup> | 16.07 | | <sup>1.</sup> The BusMatrix is automatically active when at least one master peripheral is ON (CPU or DMA). #### **External clock source characteristics** 5.3.6 # High-speed external user clock generated from an external source The characteristics given in Table 20 result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in Table 9. Table 20. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> | | 1 | 8 | 25 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | - | V <sub>SS</sub> | ı | 0.3V <sub>DD</sub> | V | | $\begin{array}{c} t_{\text{w(HSE)}} \\ t_{\text{w(HSE)}} \end{array}$ | OSC_IN high or low time <sup>(1)</sup> | | 5 | ı | - | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup> | | - | - | 20 | 113 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | - | 45 | | 55 | % | | ΙL | OSC_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | | ±1 | μΑ | <sup>1.</sup> Guaranteed by design. DocID13587 Rev 17 51/117 Specific conditions for measuring ADC current consumption: $f_{HCLK}$ = 56 MHz, $f_{APB1}$ = $f_{HCLK}/2$ , $f_{APB2}$ = $f_{HCLK}$ , $f_{ADCCLK}$ = $f_{APB2/4}$ , When ADON bit in the ADCx\_CR2 register is set to 1, a current consumption of analog part equal to 0.65 mA must be added for each $\overline{ADC}$ . ## Low-speed external user clock generated from an external source The characteristics given in Table 21 result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in Table 9. Table 21. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------|---------------------------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time <sup>(1)</sup> | | 450 | - | - | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup> | | - | - | 50 | 115 | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | - | 30 | - | 70 | % | | IL | OSC32_IN Input leakage current | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub> | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design. Figure 22. High-speed external clock source AC timing diagram DocID13587 Rev 17 52/117 Figure 23. Low-speed external clock source AC timing diagram ## High-speed external clock generated from a crystal/ceramic resonator The high-speed external (HSE) clock can be supplied with a 4 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in Table 22. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC_IN</sub> | Oscillator frequency | - | 4 | 8 | 16 | MHz | | R <sub>F</sub> | Feedback resistor | - | - | 200 | - | kΩ | | С | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> = 30 Ω | - | 30 | - | pF | | i <sub>2</sub> | HSE driving current | $V_{DD}$ = 3.3 V, $V_{IN}$ = $V_{SS}$ with 30 pF load | ı | - | 1 | mA | | 9 <sub>m</sub> | Oscillator transconductance | Startup | 25 | - | | mA/V | | t <sub>SU(HSE</sub> <sup>(4)</sup> | startup time | V <sub>DD</sub> is stabilized | - | 2 | - | ms | Table 22. HSE 4-16 MHz oscillator characteristics<sup>(1)</sup> (2) - 1. Resonator characteristics given by the crystal/ceramic resonator manufacturer. - 2. Guaranteed based on test during characterization. - The relatively low value of the RF resistor offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the MCU is used in tough humidity conditions. - $t_{SU(HSE)}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer DocID13587 Rev 17 53/117 ai14145 ### STM32F103x8, STM32F103xB For C<sub>L1</sub> and C<sub>L2</sub>, it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see Figure 24). $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing C<sub>I 1</sub> and C<sub>I 2</sub>. Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Resonator with integrated capacitors OSC IN fHSE Bias 8 MHz controlled ≹RF resonator gain STM32F103xx OSC\_OUT R<sub>EXT</sub>(1) Figure 24. Typical application with an 8 MHz crystal 1. R<sub>EXT</sub> value depends on the crystal characteristics. # Low-speed external clock generated from a crystal/ceramic resonator The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in Table 23. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy). **Symbol Parameter Conditions** Min Typ Max Unit $R_{F}$ Feedback resistor 5 $M\Omega$ Recommended load capacitance C pF versus equivalent serial $R_S = 30 \text{ K}\Omega$ 15 resistance of the crystal (R<sub>S</sub>) V<sub>DD</sub> = 3.3 V μΑ LSE driving current $I_2$ 1.4 $V_{IN} = V_{SS}$ 5 μA/V Oscillator transconductance $g_{m}$ Table 23. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ (2) 54/117 DocID13587 Rev 17 Table 23. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ )<sup>(1)</sup> (continued) | Symbol | Parameter | Conditions | - | Min | Тур | Max | Unit | |--------------------------|--------------|----------------------------------|-------------------------|-----|-----|-----|------| | | | | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | | | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | Startup time | | T <sub>A</sub> = 10 °C | - | 4 | - | | | t <sub>SU(LSE)</sub> (3) | | V <sub>DD</sub> is<br>stabilized | T <sub>A</sub> = 0 °C | - | 6 | - | | | <sup>L</sup> SU(LSE)` ′ | | | T <sub>A</sub> = -10 °C | - | 10 | - | S | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | - | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | Guaranteed based on test during characterization. Note: For $C_{L1}$ and $C_{L2}$ it is recommended to use high-quality ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator. $C_{L1}$ and $C_{L2}$ are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_L$ has the following formula: $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_1 \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L = 6$ pF, and $C_{strav} = 2$ pF, then $C_{1,1} = C_{1,2} = 8 \text{ pF}.$ Figure 25. Typical application with a 32.768 kHz crystal #### 5.3.7 Internal clock source characteristics The parameters given in Table 24 are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 9*. DocID13587 Rev 17 55/117 Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers" $t_{SU(LSE)}$ is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer # High-speed internal (HSI) RC oscillator Table 24. HSI oscillator characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|--------------------------------------|----------------------------------------------|------|-----|------------------|------| | f <sub>HSI</sub> | Frequency | - | | - | 8 | - | MHz | | DuCy <sub>(HSI)</sub> | Duty cycle | | - | 45 | - | 55 | | | | | User-trimmed register <sup>(2)</sup> | with the RCC_CR | - | - | 1 <sup>(3)</sup> | | | | Accuracy of the HSI oscillator | | $T_A = -40 \text{ to } 105 ^{\circ}\text{C}$ | -2 | - | 2.5 | % | | ACC <sub>HSI</sub> | | Factory-<br>calibrated | $T_A = -10 \text{ to } 85 ^{\circ}\text{C}$ | -1.5 | - | 2.2 | | | | | (4)(5) | T <sub>A</sub> = 0 to 70 °C | -1.3 | - | 2 | | | | | | T <sub>A</sub> = 25 °C | -1.1 | - | 1.8 | | | t <sub>su(HSI)</sub> <sup>(4)</sup> | HSI oscillator startup time | - | | 1 | - | 2 | μs | | I <sub>DD(HSI)</sub> <sup>(4)</sup> | HSI oscillator power consumption | | - | - | 80 | 100 | μΑ | <sup>1.</sup> $V_{DD}$ = 3.3 V, $T_A$ = -40 to 105 °C unless otherwise specified. - 3. Guaranteed by design. - 4. Guaranteed based on test during characterization. - The actual frequency of HSI oscillator may be impacted by a reflow, but does not drift out of the specified ## Low-speed internal (LSI) RC oscillator Table 25. LSI oscillator characteristics (1) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----|------|-----|------| | f <sub>LSI</sub> <sup>(2)</sup> | Frequency | 30 | 40 | 60 | kHz | | t <sub>su(LSI)</sub> (3) | LSI oscillator startup time | - | - | 85 | μs | | I <sub>DD(LSI)</sub> <sup>(3)</sup> | LSI oscillator power consumption | - | 0.65 | 1.2 | μA | <sup>1.</sup> $V_{DD} = 3 \text{ V}$ , $T_A = -40 \text{ to } 105 \,^{\circ}\text{C}$ unless otherwise specified. ### Wakeup time from low-power mode The wakeup times given in Table 26 is measured on a wakeup phase with a 8-MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode: - Stop or Standby mode: the clock source is the RC oscillator - Sleep mode: the clock source is the clock that was set before entering Sleep mode. All timings are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 9. 56/117 DocID13587 Rev 17 Refer to application note AN2868 "STM32F10xxx internal RC oscillator (HSI) calibration" available from the ST website <a href="https://www.st.com">www.st.com</a>. <sup>2.</sup> Guaranteed based on test during characterization. <sup>3.</sup> Guaranteed by design. Table 26. Low-power mode wakeup timings | Symbol | Parameter | Тур | Unit | |--------------------------|-----------------------------------------------------|-----|------| | t <sub>WUSLEEP</sub> (1) | Wakeup from Sleep mode | 1.8 | | | | Wakeup from Stop mode (regulator in run mode) | 3.6 | | | t <sub>wustop</sub> (1) | Wakeup from Stop mode (regulator in low-power mode) | 5.4 | μs | | t <sub>WUSTDBY</sub> (1) | Wakeup from Standby mode | 50 | | The wakeup times are measured from the wakeup event to the point in which the user application code reads the first instruction. #### 5.3.8 PLL characteristics The parameters given in *Table 27* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. Table 27. PLL characteristics | Cumbal | Parameter | | Unit | | | |----------------------|--------------------------------|--------------------|------|--------------------|------| | Symbol | raiameter | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | | f | PLL input clock <sup>(2)</sup> | 1 | 8.0 | 25 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 | - | 60 | % | | f <sub>PLL_OUT</sub> | PLL multiplier output clock | 16 | - | 72 | MHz | | t <sub>LOCK</sub> | PLL lock time | - | - | 200 | μs | | Jitter | Cycle-to-cycle jitter | - | - | 300 | ps | <sup>1.</sup> Guaranteed based on test during characterization. #### 5.3.9 Memory characteristics ## Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Table 28. Flash memory characteristics | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |--------------------|-------------------------|-----------------------------------------------|--------------------|------|--------------------|------| | t <sub>prog</sub> | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40 | 52.5 | 70 | μs | | t <sub>ERASE</sub> | Page (1 KB) erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | ms | | t <sub>ME</sub> | Mass erase time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20 | - | 40 | 1115 | DocID13587 Rev 17 57/117 Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. Table 28. Flash memory characteristics (continued) | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |-------------------|---------------------|----------------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | I <sub>DD</sub> | Supply current | Read mode<br>f <sub>HCLK</sub> = 72 MHz with 2 wait<br>states, V <sub>DD</sub> = 3.3 V | - | - | 20 | mA | | | | Write / Erase modes<br>f <sub>HCLK</sub> = 72 MHz, V <sub>DD</sub> = 3.3 V | - | - | 5 | | | | | Power-down mode / Halt,<br>V <sub>DD</sub> = 3.0 to 3.6 V | - | - | 50 | μΑ | | V <sub>prog</sub> | Programming voltage | - | 2 | - | 3.6 | V | <sup>1.</sup> Guaranteed by design. Table 29. Flash memory endurance and data retention | Symbol Par | Parameter | Parameter Conditions | | Value | | | |---------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------|-------|---------| | | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max | Unit | | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10 | - | - | kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | - | - | | | t <sub>RET</sub> Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | - | - | Years | | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | - | - | | <sup>1.</sup> Guaranteed based on test during characterization. #### 5.3.10 **EMC** characteristics Susceptibility tests are performed on a sample basis during device characterization. # Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and $V_{SS}$ through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in Table 30. They are based on the EMS levels and classes defined in application note AN1709. 58/117 DocID13587 Rev 17 <sup>2.</sup> Cycling performed over the whole temperature range. Table 30. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ = 3.3 V, $T_A$ = +25 °C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-2 | 2B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD} = 3.3 \text{ V}, T_{A} = +25 ^{\circ}\text{C},$ $f_{HCLK} = 72 \text{ MHz}$ conforms to IEC 61000-4-4 | 4A | ## Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) ### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). ### **Electromagnetic Interference (EMI)** The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading. **Table 31. EMI characteristics** | Symbol Parameter | | Conditions | Monitored | Max vs. [f | Unit | | |------------------|------------|-------------------------------------------------------------------------------------------------------------------|-----------------|------------|----------|------| | | 1 drameter | 33 | frequency band | 8/48 MHz | 8/72 MHz | Ome | | | | Peak level V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C, -<br>LQFP100 package<br>compliant with<br>IEC 61967-2 | 0.1 to 30 MHz | 12 | 12 | | | 9 | Poak lovol | | 30 to 130 MHz | 22 | 19 | dΒμV | | S <sub>EMI</sub> | reak level | | 130 MHz to 1GHz | 23 | 29 | | | | | | SAE EMI Level | 4 | 4 | - | DocID13587 Rev 17 59/117 #### 5.3.11 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. ## Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts $\times$ (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Table 32. ESD absolute maximum ratings | Symbol | Ratings | Conditions | Class | Maximum value <sup>(1)</sup> | Unit | |-----------------------|-------------------------------------------------------|---------------------------------------------------------------|-------|------------------------------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | $T_A = +25$ °C conforming to JESD22-A114 | 2 | 2000 | V | | V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C<br>conforming to<br>ANSI/ESD STM5.3.1 | П | 500 | V | <sup>1.</sup> Guaranteed based on test during characterization ## Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 33. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | 60/117 DocID13587 Rev 17 # 5.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization. ## Functional susceptibilty to I/O current injection While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures. The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation). The test results are given in Table 34 Table 34. I/O current injection susceptibility | Symbol | | Functional s | | | |------------------|------------------------------------------------------------|--------------------|--------------------|------| | | Description | Negative injection | Positive injection | Unit | | | Injected current on OSC_IN32,<br>OSC_OUT32, PA4, PA5, PC13 | -0 | +0 | | | I <sub>INJ</sub> | Injected current on all FT pins | -5 | +0 | mA | | | Injected current on any other pin | -5 | +5 | | DocID13587 Rev 17 61/117 #### 5.3.13 I/O port characteristics # General input/output characteristics Unless otherwise specified, the parameters given in *Table 35* are derived from tests performed under the conditions summarized in Table 9. All I/Os are CMOS and TTL compliant. Table 35. I/O static characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------|-----|--------------------------------------------------|------| | | | Standard IO input low level voltage | - | - | 0.28*(V <sub>DD</sub> -2 V)+0.8 V <sup>(1)</sup> | | | V <sub>IL</sub> | Low level input voltage | IO FT <sup>(3)</sup> input low level voltage | - | - | 0.32*(V <sub>DD</sub> -2V)+0.75 V <sup>(1)</sup> | | | | | All I/Os except<br>BOOT0 | - | - | 0.35V <sub>DD</sub> <sup>(2)</sup> | | | | | Standard IO<br>input high level<br>voltage | 0.41*(V <sub>DD</sub> -2 V)+1.3 V <sup>(1)</sup> | - | - | V | | V <sub>IH</sub> | High level input voltage | IO FT <sup>(3)</sup> input<br>high level<br>voltage | 0.42*(V <sub>DD</sub> -2 V)+1 V <sup>(1)</sup> | 1 | - | | | | | All I/Os except<br>BOOT0 | 0.65V <sub>DD</sub> <sup>(2)</sup> | - | - | | | V <sub>hys</sub> | Standard IO Schmitt<br>trigger voltage<br>hysteresis <sup>(4)</sup> | - | 200 | - | - | mV | | | IO FT Schmitt trigger voltage hysteresis <sup>(4)</sup> | - | 5% V <sub>DD</sub> <sup>(5)</sup> | - | - | | | | Input leakage current | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DD</sub><br>Standard I/Os | - | - | ±1 | μA | | l <sub>lkg</sub> | (6) | V <sub>IN</sub> = 5 V<br>I/O FT | - | - | 3 | μΑ | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(7)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | R <sub>PD</sub> | Weak pull-down equivalent resistor <sup>(7)</sup> | $V_{IN} = V_{DD}$ | 30 | 40 | 50 | K22 | | C <sub>IO</sub> | I/O pin capacitance | | - | 5 | - | pF | <sup>1.</sup> Data based on design simulation. - 5. With a minimum of 100 mV. - 6. Leakage could be higher than max. if negative current is injected on adjacent pins. 62/117 DocID13587 Rev 17 <sup>2.</sup> Tested in production. <sup>3.</sup> FT = Five-volt tolerant. In order to sustain a voltage higher than $V_{DD}+0.3$ the internal pull-up/pull-down resistors must be disabled. <sup>4.</sup> Hysteresis voltage between Schmitt trigger switching levels. Guaranteed based on test during characterization. Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimum (~10% order). > All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in Figure 26 and Figure 27 for standard I/Os, and in Figure 28 and Figure 29 for 5 V tolerant I/Os. Figure 26. Standard I/O input characteristics - CMOS port Figure 27. Standard I/O input characteristics - TTL port DocID13587 Rev 17 63/117 Figure 28. 5 V tolerant I/O input characteristics - CMOS port Figure 29. 5 V tolerant I/O input characteristics - TTL port DocID13587 Rev 17 64/117 ## **Output driving current** The GPIOs (general-purpose inputs/outputs) can sink or source up to ±8 mA, and sink or source up to $\pm 20$ mA (with a relaxed $V_{OI}/V_{OH}$ ) except PC13, PC14 and PC15 which can sink or source up to +/-3mA. When using the GPIOs PC13 to PC15 in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in Section 5.2: - The sum of the currents sourced by all the I/Os on $V_{\mbox{\scriptsize DD},}$ plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub> cannot exceed the absolute maximum rating I<sub>VDD</sub> (see *Table 7*). - The sum of the currents sunk by all the I/Os on $V_{SS}$ plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS</sub> (see *Table 7*). # Output voltage levels Unless otherwise specified, the parameters given in Table 36 are derived from tests performed under ambient temperature and $V_{\text{DD}}$ supply voltage conditions summarized in Table 9. All I/Os are CMOS and TTL compliant. Table 36. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|-------------------------------------------------------------------------------|---------------------------------|----------------------|-----|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | CMOS port <sup>(2)</sup> , | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | - | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | TTL port <sup>(2)</sup> | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | 2.4 | - | V | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +20 mA | - | 1.3 | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -1.3 | - | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin when 8 pins are sunk at same time | I <sub>IO</sub> = +6 mA | - | 0.4 | | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2 V < V <sub>DD</sub> < 2.7 V | V <sub>DD</sub> -0.4 | - | | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in Table 7 and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>. 4. Guaranteed based on test during characterization. DocID13587 Rev 17 65/117 <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. The $I_{IO}$ current sourced by the device must always respect the absolute maximum rating specified in *Table 7* and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . # Input/output AC characteristics The definition and values of input/output AC characteristics are given in Figure 30 and Table 37, respectively. Unless otherwise specified, the parameters given in *Table 37* are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized Table 37, I/O AC characteristics<sup>(1)</sup> | MODEx[1:0]<br>bit value <sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------|-------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|-----| | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | - | 2 | MHz | | | 10 | t <sub>f(IO)out</sub> | Output high to low level fall time | 0 50 5 1/4 0 0 1/4 0 0 1/4 | | 125 <sup>(3)</sup> | ns | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | 1 | 125 <sup>(3)</sup> | 115 | | | | f <sub>max(IO)out</sub> | Maximum frequency <sup>(2)</sup> | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$ | ı | 10 | MHz | | | 01 | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>1</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V | 1 | 25 <sup>(3)</sup> | ns | | | | t <sub>r(IO)out</sub> | Output low to high level rise time | -C <sub>L</sub> = 50 pr, V <sub>DD</sub> = 2 V to 3.6 V | | 25 <sup>(3)</sup> | 115 | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | ı | 50 | | | | | F <sub>max(IO)out</sub> | F <sub>max(IO)out</sub> | $ \text{Maximum frequency}^{(2)} $ $ \text{C}_{\text{L}} = 50 \text{ pF}, \text{V}_{\text{DD}} = 2.7 \text{ V to } 3.6 \text{ V}$ | | ı | 30 | MHz | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | | 20 | | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | ı | 5 <sup>(3)</sup> | | | | 11 | $t_{f(IO)out}$ | Output high to low level fall time | $C_L$ = 50 pF, $V_{DD}$ = 2.7 V to 3.6 V<br>$C_L$ = 50 pF, $V_{DD}$ = 2 V to 2.7 V | | 8 <sup>(3)</sup> | | | | | | | | | 12 <sup>(3)</sup> | ns | | | | | | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | ı | 5 <sup>(3)</sup> | 113 | | | | $t_{r(IO)out}$ | leverrise time | | | 8 <sup>(3)</sup> | | | | | | | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$ | - | 12 <sup>(3)</sup> | | | | - | t <sub>EXTIpw</sub> | Pulse width of external signals detected by the EXTI controller | - | 10 | - | ns | | The I/O speed is configured using the MODEx[1:0] bits. Refer to the STM32F10xxx reference manual for a description of GPIO Port configuration register. 66/117 DocID13587 Rev 17 <sup>2.</sup> The maximum frequency is defined in Figure 30. <sup>3.</sup> Guaranteed by design. Figure 30. I/O AC characteristics definition #### 5.3.14 **NRST** pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 35*). Unless otherwise specified, the parameters given in Table 38 are derived from tests performed under the ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in Table 9. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 8.0 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 300 | - | - | ns | Table 38. NRST pin characteristics DocID13587 Rev 17 67/117 Guaranteed by design. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). ai14132d External reset circuit(1) Internal reset NRST(2) Filter STM32F10x Figure 31. Recommended NRST pin protection - The reset network protects the device against parasitic resets. - The user must ensure that the level on the NRST pin can go below the $V_{\text{IL}(\text{NRST})}$ max level specified in Table 38. Otherwise the reset will not be taken into account by the device #### 5.3.15 **TIM timer characteristics** The parameters given in *Table 39* are guaranteed by design. Refer to Section 5.3.12: I/O current injection characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|----------------------------------------------------|-------------------------------|--------|-----------------|----------------------| | t (T.1.1) | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | t <sub>res(TIM)</sub> | Timer resolution time | f <sub>TIMxCLK</sub> = 72 MHz | 13.9 | - | ns | | f <sub>EXT</sub> | Timer external clock | - | 0 | $f_{TIMxCLK}/2$ | MHz | | 'EXI | frequency on CH1 to CH4 | f <sub>TIMxCLK</sub> = 72 MHz | 0 | 36 | MHz | | Res <sub>TIM</sub> | Timer resolution | - | - | 16 | bit | | t | 16-bit counter clock period when internal clock is | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | t <sub>COUNTER</sub> | selected | f <sub>TIMxCLK</sub> = 72 MHz | 0.0139 | 910 | μs | | tuan count | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | t <sub>MAX_COUNT</sub> | Iviaximum possible count | f <sub>TIMxCLK</sub> = 72 MHz | - | 59.6 | s | Table 39. TIMx<sup>(1)</sup> characteristics 1. TIMx is used as a general term to refer to the TIM1, TIM2, TIM3 and TIM4 timers. DocID13587 Rev 17 68/117 #### 5.3.16 **Communications interfaces** ## I<sup>2</sup>C interface characteristics The STM32F103xx performance line I<sup>2</sup>C interface meets the requirements of the standard I<sup>2</sup>C communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and V<sub>DD</sub> is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 40*. Refer also to *Section 5.3.12: I/O current* injection characteristics for more details on the input/output alternate function characteristics (SDA and SCL). Table 40. I<sup>2</sup>C characteristics | 10010 1011 0 01101001001 | | | | | | | | | | | |--------------------------------------------|----------------------------------------------------------------|--------------------------------------------------|---------------------|----------------------------------------------|--------------------|------|--|--|--|--| | Symbol | Parameter | Standard mode I <sup>2</sup> C <sup>(1)(2)</sup> | | Fast mode I <sup>2</sup> C <sup>(1)(2)</sup> | | Unit | | | | | | | | Min | Max | Min | Max | ľ | | | | | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | - | 1.3 | - | μs | | | | | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | - | 0.6 | | | | | | | | t <sub>su(SDA)</sub> | SDA setup time | 250 | - | 100 | - | ns | | | | | | t <sub>h(SDA)</sub> | SDA data hold time | - | 3450 <sup>(3)</sup> | - | 900 <sup>(3)</sup> | | | | | | | t <sub>r(SDA)</sub><br>t <sub>r(SCL)</sub> | SDA and SCL rise time | - | 1000 | - | 300 | | | | | | | t <sub>f(SDA)</sub><br>t <sub>f(SCL)</sub> | SDA and SCL fall time | - | 300 | - | 300 | | | | | | | t <sub>h(STA)</sub> | Start condition hold time | 4.0 | - | 0.6 | - | | | | | | | t <sub>su(STA)</sub> | Repeated Start condition setup time | 4.7 | - | 0.6 | - | μs | | | | | | t <sub>su(STO)</sub> | Stop condition setup time | 4.0 | - | 0.6 | - | μs | | | | | | t <sub>w(STO:STA)</sub> | Stop to Start condition time (bus free) | 4.7 | - | 1.3 | - | μs | | | | | | C <sub>b</sub> | Capacitive load for each bus line | - | 400 | - | 400 | pF | | | | | | t <sub>SP</sub> | Pulse width of spikes that are suppressed by the analog filter | 0 | 50 <sup>(4)</sup> | 0 | 50 <sup>(4)</sup> | ns | | | | | Guaranteed by design. 4. The minimum width of the spikes filtered by the analog filter is above t<sub>SP</sub>(max). DocID13587 Rev 17 69/117 f<sub>PCLK1</sub> must be at least 2 MHz to achieve standard mode I<sup>2</sup>C frequencies. It must be at least 4 MHz to achiève fast mode I<sup>2</sup>C frequencies. It must be a multiple of 10 MHz to reach the 400 kHz maximum I2C The maximum Data hold time has only to be met if the interface does not stretch the low period of SCL Figure 32. I<sup>2</sup>C bus AC waveforms and measurement circuit - Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . - 2. Rs = Series protection resistors, Rp = Pull-up resistors, $V_{DD\_I2C}$ = I2C bus supply. Table 41. SCL frequency $(f_{PCLK1} = 36 \text{ MHz.}, V_{DD\_I2C} = 3.3 \text{ V})^{(1)(2)}$ | f ((d)) | I2C_CCR value | | | |------------------------|-----------------------------|--|--| | f <sub>SCL</sub> (kHz) | $R_P = 4.7 \text{ k}\Omega$ | | | | 400 | 0x801E | | | | 300 | 0x8028 | | | | 200 | 0x803C | | | | 100 | 0x00B4 | | | | 50 | 0x0168 | | | | 20 | 0x0384 | | | - 1. $R_P$ = External pull-up resistance, $f_{SCL}$ = $I^2C$ speed, - For speeds around 200 kHz, the tolerance on the achieved speed is of ±5%. For other speed ranges, the tolerance on the achieved speed ±2%. These variations depend on the accuracy of the external components used to design the application. DocID13587 Rev 17 70/117 #### SPI interface characteristics Unless otherwise specified, the parameters given in *Table 42* are derived from tests performed under the ambient temperature, f<sub>PCLKx</sub> frequency and V<sub>DD</sub> supply voltage conditions summarized in Table 9. Refer to Section 5.3.12: I/O current injection characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 42. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |----------------------------------------------------|----------------------------------|-------------------------------------------------------|--------------------|--------------------|------|--| | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Master mode | - | 18 | MHz | | | | | Slave mode | - | 18 | | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | - | 8 | ns | | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | - | | | | 11(1400) | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | - | | | | $t_{\text{w(SCKL)}}^{(1)}(1)$ | SCK high and low time | Master mode, f <sub>PCLK</sub> = 36 MHz,<br>presc = 4 | 50 | 60 | | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Master mode | 5 | - | | | | | | Slave mode | 5 | - | | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | 5 | - | | | | t <sub>h(SI)</sub> <sup>(1)</sup> | Data input noid time | Slave mode | 4 | - | ns | | | t <sub>a(SO)</sub> (1)(2) | Data output access time | Slave mode, f <sub>PCLK</sub> = 20 MHz | 0 | 3t <sub>PCLK</sub> | | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | 2 | 10 | | | | t <sub>v(SO)</sub> (1) | Data output valid time | ime Slave mode (after enable edge) | | 25 | | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | - | 5 | | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data output hold time | Slave mode (after enable edge) | 15 | - | | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data output floid tillle | Master mode (after enable edge) | 2 | - | | | <sup>1.</sup> Guaranteed based on test during characterization. DocID13587 Rev 17 71/117 <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put ## STM32F103x8, STM32F103xB Figure 33. SPI timing diagram - slave mode and CPHA = 0 Figure 34. SPI timing diagram - slave mode and CPHA = $1^{(1)}$ 1. Measurement points are done at CMOS levels: 0.3V<sub>DD</sub> and 0.7V<sub>DD</sub>. 47/ DocID13587 Rev 17 72/117 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . #### **USB** characteristics The USB interface is USB-IF certified (Full Speed). Table 43. USB startup time | Symbol | Symbol Parameter | | Unit | |-------------------------------------|------------------------------|---|------| | t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1 | μs | 1. Guaranteed by design. DocID13587 Rev 17 73/117 北京 15601379173(微信) Table 44. USB DC electrical characteristics | Symbol | Parameter | Conditions | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | | | | | | |--------------------------------|--------------------------------------|------------------------------------------|---------------------|---------------------|------|--|--|--|--|--| | Input leve | Input levels | | | | | | | | | | | V <sub>DD</sub> | USB operating voltage <sup>(2)</sup> | | 3.0 <sup>(3)</sup> | 3.6 | V | | | | | | | V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity | I(USBDP, USBDM) | 0.2 | - | | | | | | | | V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range | Includes V <sub>DI</sub> range | 0.8 | 2.5 | ٧ | | | | | | | V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold | | 1.3 | 2.0 | | | | | | | | Output le | Output levels | | | | | | | | | | | V <sub>OL</sub> | Static output level low | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | - | 0.3 | V | | | | | | | V <sub>OH</sub> | Static output level high | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(5)}$ | 2.8 | 3.6 | \ \ | | | | | | - 1. All the voltages are measured from the local ground potential. - To be compliant with the USB 2.0 full-speed electrical specification, the USBDP (D+) pin should be pulled up with a 1.5 kΩ resistor to a 3.0-to-3.6 V voltage range. - The STM32F103xx USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V V<sub>DD</sub> voltage range. - 4. Guaranteed by design. - 5. $R_L$ is the load connected on the USB drivers Figure 36. USB timings: definition of data signal rise and fall time Table 45. USB: Full-speed electrical characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | |------------------|---------------------------------|--------------------------------|-----|-----|------|--|--|--|--| | Driver cha | Driver characteristics | | | | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | | | | | V <sub>CRS</sub> | Output signal crossover voltage | - | 1.3 | 2.0 | ٧ | | | | | - 1. Guaranteed by design. - Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Section 7 (version 2.0). #### 5.3.17 CAN (controller area network) interface Refer to Section 5.3.12: I/O current injection characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX). 74/117 DocID13587 Rev 17 #### 5.3.18 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under the ambient temperature, $f_{\mbox{\scriptsize PCLK2}}$ frequency and $V_{\mbox{\scriptsize DDA}}$ supply voltage conditions summarized in Table 9. Note: It is recommended to perform a calibration after each power-up. Table 46. ADC characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|--------------------|--------------------|--------------------| | $V_{DDA}$ | Power supply | - | 2.4 | - | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | - | 2.4 | - | $V_{DDA}$ | V | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | - | - | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | - | 0.05 | - | 1 | MHz | | £ (2) | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> <sup>(3)</sup> | Conversion voltage range | | 0 (V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | - | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 47 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | + (2) | Calibration time | f <sub>ADC</sub> = 14 MHz | 5.9 | | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | Calibration time | - | 83 | | | 1/f <sub>ADC</sub> | | t <sub>lat</sub> (2) | Injection trigger conversion | $f_{ADC}$ = 14 MHz | - | - | 0.214 | μs | | lat` ′ | latency | - | - | - | 3 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>latr</sub> (2) | Regular trigger conversion | f <sub>ADC</sub> = 14 MHz | - | - | 0.143 | μs | | latr` ′ | latency | - | - | - | 2 <sup>(4)</sup> | 1/f <sub>ADC</sub> | | t <sub>S</sub> (2) | Campling time | f <sub>ADC</sub> = 14 MHz | 0.107 | - | 17.1 | μs | | ls` ′ | Sampling time | - | 1.5 | - | 239.5 | 1/f <sub>ADC</sub> | | t <sub>STAB</sub> <sup>(2)</sup> | Power-up time | - | 0 | 0 | 1 | μs | | | Total conversion time | f <sub>ADC</sub> = 14 MHz | 1 | - | 18 | μs | | t <sub>CONV</sub> <sup>(2)</sup> | Total conversion time (including sampling time) | - | 14 to 252 (t <sub>S</sub> for sampling +12.5 for successive approximation) | | 1/f <sub>ADC</sub> | | <sup>1.</sup> Guaranteed based on test during characterization. DocID13587 Rev 17 75/117 <sup>2.</sup> Guaranteed by design. In devices delivered in VFQFPN and LQFP packages, $V_{REF+}$ is internally connected to $V_{DDA}$ and $V_{REF-}$ is internally connected to $V_{SSA}$ . Devices that come in the TFBGA64 package have a $V_{REF+}$ pin but no $V_{REF-}$ pin ( $V_{REF-}$ is internally connected to $V_{SSA}$ ), see *Table 5* and *Figure 7*. <sup>4.</sup> For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table 46*. $$\begin{aligned} & \textbf{Equation 1: R_{AIN} } \underset{T_{S}}{\text{max formula:}} \\ & R_{AIN} < \underset{f_{ADC} \times \ C_{ADC} \times \ In(2^{N+2})}{T_{S}} - R_{ADC} \end{aligned}$$ The formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 47. $R_{AIN}$ max for $f_{ADC} = 14 \text{ MHz}^{(1)}$ | T <sub>s</sub> (cycles) | t <sub>S</sub> (µs) | R <sub>AIN</sub> max (kΩ) | |-------------------------|---------------------|---------------------------| | 1.5 | 0.11 | 0.4 | | 7.5 | 0.54 | 5.9 | | 13.5 | 0.96 | 11.4 | | 28.5 | 2.04 | 25.2 | | 41.5 | 2.96 | 37.2 | | 55.5 | 3.96 | 50 | | 71.5 | 5.11 | NA | | 239.5 | 17.1 | NA | <sup>1.</sup> Guaranteed based on test during characterization. Table 48. ADC accuracy - limited test conditions<sup>(1)</sup> (2) | Symbol | Parameter | Test conditions | Тур | Max <sup>(3)</sup> | Unit | |--------|------------------------------|--------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 56 MHz, | ±1.3 | ±2 | | | EO | Offset error | $f_{ADC}$ = 14 MHz, $R_{AIN}$ < 10 k $\Omega$ | ±1 | ±1.5 | | | EG | Gain error | $V_{DDA} = 3 \text{ V to } 3.6 \text{ V}$<br>$T_A = 25 \text{ °C}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | Measurements made after | ±0.7 | ±1 | | | EL | Integral linearity error | ADC calibration | ±0.8 | ±1.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. 76/117 DocID13587 Rev 17 <sup>2.</sup> ADC Accuracy vs. Negative Injection Current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 5.3.12 does not affect the ADC accuracy. <sup>3.</sup> Guaranteed based on test during characterization. #### **Electrical characteristics** Table 49. ADC accuracy<sup>(1)</sup> (2) (3) | Symbol | Parameter | Test conditions | Тур | Max <sup>(4)</sup> | Unit | |--------|------------------------------|-------------------------------------------------------------------------------------|------|--------------------|------| | ET | Total unadjusted error | - FC MII- | ±2 | ±5 | | | EO | Offset error | f <sub>PCLK2</sub> = 56 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ | ±1.5 | ±2.5 | | | EG | Gain error | V <sub>DDA</sub> = 2.4 V to 3.6 V | ±1.5 | ±3 | LSB | | ED | Differential linearity error | Measurements made after ADC calibration | ±1 | ±2 | | | EL | Integral linearity error | 7 LD G Gallistation | ±1.5 | ±3 | | - 1. ADC DC accuracy values are measured after internal calibration. - 2. Better performance could be achieved in restricted V<sub>DD</sub>, frequency and temperature ranges. - ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (nonrobust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 5.3.12 does not affect the ADC accuracy. - Guaranteed based on test during characterization. Figure 37. ADC accuracy characteristics DocID13587 Rev 17 77/117 #### **Electrical characteristics** Figure 38. Typical connection diagram using the ADC - Refer to Table 46 for the values of R<sub>AIN</sub>, R<sub>ADC</sub> and C<sub>ADC</sub>. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. ### General PCB design guidelines Power supply decoupling should be performed as shown in Figure 39 or Figure 40, depending on whether $V_{REF+}$ is connected to $V_{DDA}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip. 1. V<sub>REF+</sub> and V<sub>REF</sub> inputs are available only on 100-pin packages. 78/117 DocID13587 Rev 17 ai14389 Figure 40. Power supply and reference decoupling ( $V_{REF+}$ connected to $V_{DDA}$ ) STM32F103xx $1~\mu F$ // 10~nFV<sub>REF</sub>\_/V<sub>SSA</sub> (See note 1) 1. $V_{REF+}$ and $V_{REF-}$ inputs are available only on 100-pin packages. #### 5.3.19 Temperature sensor characteristics Table 50. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | ±2 | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25 °C | 1.34 | 1.43 | 1.52 | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | 4 | - | 10 | μs | | T <sub>S_temp</sub> <sup>(3)(2)</sup> | ADC sampling time when reading the temperature | - | - | 17.1 | μs | - 1. Guaranteed based on test during characterization. - 2. Guaranteed by design. - 3. Shortest sampling time can be determined in the application by multiple iterations. DocID13587 Rev 17 79/117 #### **Package information** 6 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark. #### 6.1 VFQFPN36 6 x 6 mm, 0.5 mm pitch, package information Figure 41. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package outline 1. Drawing is not to scale. 80/117 DocID13587 Rev 17 **Package information** Table 51. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package mechanical data | Symbol | | millimeters | | inches <sup>(1)</sup> | | | |--------|-------|-------------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | 0.800 | 0.900 | 1.000 | 0.0315 | 0.0354 | 0.0394 | | A1 | - | 0.020 | 0.050 | - | 0.0008 | 0.0020 | | A2 | - | 0.650 | 1.000 | - | 0.0256 | 0.0394 | | A3 | - | 0.250 | - | - | 0.0098 | - | | b | 0.180 | 0.230 | 0.300 | 0.0071 | 0.0091 | 0.0118 | | D | 5.875 | 6.000 | 6.125 | 0.2313 | 0.2362 | 0.2411 | | D2 | 1.750 | 3.700 | 4.250 | 0.0689 | 0.1457 | 0.1673 | | Е | 5.875 | 6.000 | 6.125 | 0.2313 | 0.2362 | 0.2411 | | E2 | 1.750 | 3.700 | 4.250 | 0.0689 | 0.1457 | 0.1673 | | е | 0.450 | 0.500 | 0.550 | 0.0177 | 0.0197 | 0.0217 | | L | 0.350 | 0.550 | 0.750 | 0.0138 | 0.0217 | 0.0295 | | K | 0.250 | - | - | 0.0098 | - | - | | ddd | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. DocID13587 Rev 17 81/117 Figure 42. VFQFPN36 - 36-pin, 6x6 mm, 0.5 mm pitch very thin profile fine pitch quad flat package recommended footprint 57 DocID13587 Rev 17 82/117 # Marking of engineering samples The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 43. VFPFPN36 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 83/117 北京 15601379173(微信) #### UFQFPN48 7 x 7 mm, 0.5 mm pitch, package information 6.2 Figure 44. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline - Drawing is not to scale. - There is an exposed die pad on the underside of the QFPN package, this pad is not internally connected to the VSS or VDD power pads. It is recommended to connect it to VSS. - All leads/pads should also be soldered to the PCB to improve the lead solder joint life. Table 52. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.500 | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 | | A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 | | D | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | Е | 6.900 | 7.000 | 7.100 | 0.2717 | 0.2756 | 0.2795 | | D2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | 84/117 DocID13587 Rev 17 Table 52. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data (continued) | Cymhal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | E2 | 5.500 | 5.600 | 5.700 | 0.2165 | 0.2205 | 0.2244 | | L | 0.300 | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 | | Т | - | 0.152 | - | - | 0.0060 | - | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | е | - | 0.500 | - | - | 0.0197 | - | | ddd | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 45. UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint <sup>1.</sup> Dimensions are expressed in millimeters. DocID13587 Rev 17 85/117 # Marking of engineering samples The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 46. UFQFPN48 7 x 7 mm, 0.5 mm pitch, package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 86/117 ### LFBGA100 10 x 10 mm, low-profile fine pitch ball grid array 6.3 package information Figure 47. LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x10 mm, 0.8 mm pitch, package outline 1. Drawing is not to scale. Table 53. LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package mechanical data | Symbol | | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------|-------------|--------|--------|-----------------------|--------|--| | Symbol | Min | Тур | Max | Min | Тур | Max | | | А | - | - | 1.700 | - | - | 0.0669 | | | A1 | 0.270 | - | - | 0.0106 | - | - | | | A2 | - | 0.300 | - | - | 0.0118 | - | | | A4 | - | - | 0.800 | - | - | 0.0315 | | | b | 0.450 | 0.500 | 0.550 | 0.0177 | 0.0197 | 0.0217 | | | D | 9.850 | 10.000 | 10.150 | 0.3878 | 0.3937 | 0.3996 | | | D1 | - | 7.200 | - | - | 0.2835 | - | | | E | 9.850 | 10.000 | 10.150 | 0.3878 | 0.3937 | 0.3996 | | | E1 | - | 7.200 | - | - | 0.2835 | - | | | е | - | 0.800 | - | - | 0.0315 | - | | | F | - | 1.400 | - | - | 0.0551 | - | | | ddd | - | - | 0.120 | - | - | 0.0047 | | DocID13587 Rev 17 87/117 北京 15601379173(微信) Table 53. LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-----|-------|-----------------------|-----|--------| | Зушьог | Min | Тур | Max | Min | Тур | Max | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.080 | - | - | 0.0031 | Values in inches are converted from mm and rounded to 4 decimal digits. Figure 48. LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package recommended footprint Table 54. LFBGA100 recommended PCB design rules (0.8 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.8 | | Dpad | 0.500 mm | | Dsm | 0.570 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.500 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | | Pad trace width | 0.120 mm | 88/117 DocID13587 Rev 17 ### Package information # Marking of engineering samples The following figure gives an example of topside marking orientation versus ball A1 identifier location. Figure 49. LFBGA100 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 89/117 #### LQFP100 14 x 14 mm, 100-pin low-profile quad flat package 6.4 information Figure 50. LQFP100, 14 x 14 mm 100-pin low-profile quad flat package outline Table 55. LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|--------|--------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.2 | 0.0035 | - | 0.0079 | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | D3 | - | 12.000 | - | - | 0.4724 | - | | Е | 15.800 | 16.00 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | E3 | - | 12.000 | - | - | 0.4724 | - | 90/117 DocID13587 Rev 17 **Package information** Table 55. LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | CCC | -8 | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits... Figure 51. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package recommended footprint <sup>1.</sup> Dimensions are expressed in millimeters. DocID13587 Rev 17 91/117 # Marking of engineering samples The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 52. LQFP100 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 92/117 #### UFBGA100 7x 7 mm, ultra fine pitch ball grid array package 6.5 information Figure 53. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline 1. Drawing is not to scale. Table 56. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | 0.460 | 0.530 | 0.600 | 0.0181 | 0.0209 | 0.0236 | | A1 | 0.050 | 0.080 | 0.110 | 0.0020 | 0.0031 | 0.0043 | | A2 | 0.400 | 0.450 | 0.500 | 0.0157 | 0.0177 | 0.0197 | | A3 | 0.080 | 0.130 | 0.180 | 0.0031 | 0.0051 | 0.0071 | | A4 | 0.270 | 0.320 | 0.370 | 0.0106 | 0.0126 | 0.0146 | | b | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 | | D | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | D1 | 5.450 | 5.500 | 5.550 | 0.2146 | 0.2165 | 0.2185 | | Е | 6.950 | 7.000 | 7.050 | 0.2736 | 0.2756 | 0.2776 | | E1 | 5.450 | 5.500 | 5.550 | 0.2146 | 0.2165 | 0.2185 | | е | - | 0.500 | - | - | 0.0197 | - | | F | 0.700 | 0.750 | 0.800 | 0.0276 | 0.0295 | 0.0315 | 7 DocID13587 Rev 17 93/117 Table 56. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data (continued) | Symbol | millimeters | | | | inches <sup>(1)</sup> | | |--------|-------------|-----|-------|-----|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | ddd | - | - | 0.100 | - | - | 0.0039 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | | 0.050 | - | - | 0.0020 | Values in inches are converted from mm and rounded to 4 decimal digits. Figure 54. UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package recommended footprint Table 57. UFBGA100 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 0.125 mm | 94/117 DocID13587 Rev 17 ### Package information # Marking of engineering samples The following figure gives an example of topside marking orientation versus ball A1 identifier location. Figure 55. UFBGA100 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 95/117 # **Package information** #### LQFP64 10 x 10 mm, 64-pin low-profile quad flat package 6.6 information Figure 56. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline 1. Drawing is not to scale. Table 58. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data | Symbol | millimeters | | | | | | |--------|-------------|--------|-------|--------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | - | 12.000 | - | - | 0.4724 | - | | D1 | - | 10.000 | - | - | 0.3937 | - | | D3 | - | 7.500 | - | - | 0.2953 | - | | Е | - | 12.000 | - | - | 0.4724 | - | | E1 | - | 10.000 | - | - | 0.3937 | - | 96/117 DocID13587 Rev 17 4006-022-002 Table 58. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data (continued) | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | E3 | - | 7.500 | - | - | 0.2953 | - | | е | - | 0.500 | - | - | 0.0197 | - | | K | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 57. LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package recommended footprint <sup>1.</sup> Dimensions are expressed in millimeters. DocID13587 Rev 17 97/117 # Marking of engineering samples The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 58. LQFP64 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. 98/117 DocID13587 Rev 17 #### TFBGA64 5 x 5 mm, thin profile fine pitch package 6.7 information Figure 59. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball grid array package outline 1. Drawing is not to scale. Table 59. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array package mechanical data | Symbol | millimeters | | | | | | |--------|-------------|-------|-------|--------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.200 | - | - | 0.0472 | | A1 | 0.150 | - | - | 0.0059 | - | - | | A2 | - | 0.200 | - | - | 0.0079 | - | | A4 | - | - | 0.600 | - | - | 0.0236 | | b | 0.250 | 0.300 | 0.350 | 0.0098 | 0.0118 | 0.0138 | | D | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | D1 | - | 3.500 | - | - | 0.1378 | - | | E | 4.850 | 5.000 | 5.150 | 0.1909 | 0.1969 | 0.2028 | | E1 | - | 3.500 | - | - | 0.1378 | - | | е | - | 0.500 | - | - | 0.0197 | - | | F | - | 0.750 | - | - | 0.0295 | - | DocID13587 Rev 17 99/117 北京 15601379173(微信) Table 59. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array package mechanical data (continued) | Symbol | millimeters | | | | | | |--------|-------------|-----|-------|-----|-----|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | ddd | - | - | 0.080 | - | - | 0.0031 | | eee | - | - | 0.150 | - | - | 0.0059 | | fff | - | - | 0.050 | - | - | 0.0020 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 60. TFBGA64 - 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball grid array package recommended footprint Table 60. TFBGA64 recommended PCB design rules (0.5 mm pitch BGA) | Dimension | Recommended values | |-------------------|------------------------------------------------------------------| | Pitch | 0.5 | | Dpad | 0.280 mm | | Dsm | 0.370 mm typ. (depends on the soldermask registration tolerance) | | Stencil opening | 0.280 mm | | Stencil thickness | Between 0.100 mm and 1.125 mm | | Pad trace width | 0.100 mm | 100/117 DocID13587 Rev 17 ### Package information # Marking of engineering samples The following gives an example of topside marking orientation versus ball A1 identifier location. Figure 61. TFBGA64 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 101/117 北京 15601379173(微信) #### LQFP48 7 x 7 mm, 48-pin low-profile quad flat package 6.8 information **SEATING** PLANE С 0.25 mm GAUGE PLANE □ ccc C D Α1 D1 D3 \_ --A Ш \_ A Figure 62. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. **IDENTIFICATION 1** Table 61. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data ᅖ <u>e</u> | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | А | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | D1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | D3 | - | 5.500 | - | - | 0.2165 | - | 102/117 DocID13587 Rev 17 5B\_ME\_V2 Table 61. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data (continued) | Cumbal | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Е | 8.800 | 9.000 | 9.200 | 0.3465 | 0.3543 | 0.3622 | | E1 | 6.800 | 7.000 | 7.200 | 0.2677 | 0.2756 | 0.2835 | | E3 | - | 5.500 | - | - | 0.2165 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. Figure 63. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint Dimensions are expressed in millimeters. # Marking of engineering samples The following figure gives an example of topside marking orientation versus pin 1 identifier location. Figure 64. LQFP48 package top view example Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. DocID13587 Rev 17 104/117 #### 6.9 Thermal characteristics The maximum chip junction temperature (T<sub>.I</sub>max) must never exceed the values given in Table 9: General operating conditions on page 38. The maximum chip-junction temperature, T<sub>J</sub> max, in degrees Celsius, may be calculated using the following equation: $$T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$$ #### Where: - $T_A$ max is the maximum ambient temperature in ${}^{\circ}$ C, - $\Theta_{IA}$ is the package junction-to-ambient thermal resistance, in ° C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - $P_{INT}$ max is the product of $I_{DD}$ and $V_{DD}$ , expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------|-----------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient<br>LFBGA100 - 10 × 10 mm / 0.8 mm pitch | 44 | | | | Thermal resistance junction-ambient<br>LQFP100 - 14 × 14 mm / 0.5 mm pitch | 46 | | | | Thermal resistance junction-ambient<br>UFBGA100 - 7 × 7 mm /0.5 mm pitch | 59 | | | 0 | Thermal resistance junction-ambient LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45 | °C/W | | $\Theta_{JA}$ | Thermal resistance junction-ambient TFBGA64 - 5 × 5 mm / 0.5 mm pitch | 65 | C/VV | | | Thermal resistance junction-ambient LQFP48 - 7 x 7 mm / 0.5 mm pitch | 55 | | | | Thermal resistance junction-ambient UFQFPN 48 - 7 × 7 mm / 0.5 mm pitch | 32 | | | | Thermal resistance junction-ambient<br>VFQFPN 36 - 6 × 6 mm / 0.5 mm pitch | 18 | | Table 62. Package thermal characteristics #### 6.9.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. DocID13587 Rev 17 105/117 北京 15601379173(微信) #### 6.9.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 63: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F103xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ### Example 1: High-performance application Assuming the following application conditions: Maximum ambient temperature T<sub>Amax</sub> = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax}$ = 50 mA × 3.5 V= 175 mW $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW: $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: $P_{Dmax} = 447 \text{ mW}$ Using the values obtained in *Table 62* T<sub>Jmax</sub> is calculated as follows: For LQFP100, 46 °C/W $T_{Jmax}$ = 82 °C + (46 °C/W × 447 mW) = 82 °C + 20.6 °C = 102.6 °C This is within the range of the suffix 6 version parts ( $-40 < T_{\perp} < 105 °C$ ). In this case, parts must be ordered at least with the temperature range suffix 6 (see Table 63: Ordering information scheme). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature T<sub>J</sub> remains within the specified range. Assuming the following application conditions: Maximum ambient temperature T<sub>Amax</sub> = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OI}$ = 8 mA, $V_{OI}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: $P_{INTmax} = 70 \text{ mW}$ and $P_{IOmax} = 64 \text{ mW}$ : $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: $P_{Dmax} = 134 \text{ mW}$ 106/117 DocID13587 Rev 17 ### Package information Using the values obtained in *Table 62* $T_{Jmax}$ is calculated as follows: For LQFP100, 46 °C/W $$T_{Jmax}$$ = 115 °C + (46 °C/W × 134 mW) = 115 °C + 6.2 °C = 121.2 °C This is within the range of the suffix 7 version parts ( $-40 < T_J < 125$ °C). In this case, parts must be ordered at least with the temperature range suffix 7 (see Table 63: Ordering information scheme). 107/117 北京 15601379173(微信) #### Ordering information scheme 7 Table 63. Ordering information scheme For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office. DocID13587 Rev 17 108/117 #### **Revision history** 8 Table 64. Document revision history | Date | Revision | Changes | |----------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01-jun-2007 | 1 | Initial release. | | 01-jun-2007<br>20-Jul-2007 | 2 | Initial release. Flash memory size modified in <i>Note 9</i> , <i>Note 5</i> , <i>Note 7</i> , <i>Note 7</i> and BGA100 pins added to <i>Table 5</i> : <i>Medium-density STM32F103xx pin definitions</i> . <i>Figure 3</i> : <i>STM32F103xx performance line LFBGA100 ballout</i> added. T <sub>HSE</sub> changed to T <sub>LSE</sub> in <i>Figure 23</i> : <i>Low-speed external clock source AC timing diagram</i> . V <sub>BAT</sub> ranged modified in <i>Power supply schemes</i> . t <sub>SU(LSE)</sub> changed to t <sub>SU(HSE)</sub> in <i>Table 22</i> : <i>HSE 4-16 MHz oscillator characteristics</i> . I <sub>DD(HSI)</sub> max value added to <i>Table 24</i> : <i>HSI oscillator characteristics</i> . Sample size modified and machine model removed in <i>Electrostatic discharge (ESD)</i> . Number of parts modified and standard reference updated in <i>Static latch-up</i> . 25 °C and 85 °C conditions removed and class name modified in <i>Table 33</i> : <i>Electrical sensitivities</i> . R <sub>PU</sub> and R <sub>PD</sub> min and max values added to <i>Table 35</i> : <i>I/O static characteristics</i> . <i>Figure 32</i> : <i>I2C bus AC waveforms and measurement circuit</i> and <i>Figure 31</i> : <i>Recommended NRST pin protection</i> corrected. Notes removed below <i>Table 9</i> , <i>Table 38</i> , <i>Table 44</i> . I <sub>DD</sub> typical values changed in <i>Table 11</i> : <i>Maximum current consumption in Run and Sleep modes</i> . <i>Table 39</i> : <i>TIMx characteristics</i> modified. t <sub>STAB</sub> , V <sub>REF+</sub> value, t <sub>lat</sub> and f <sub>TRIG</sub> added to <i>Table 46</i> : <i>ADC characteristics</i> . In <i>Table :</i> , typical endurance and data retention for T <sub>A</sub> = 85 °C added, data retention for T <sub>A</sub> = 25 °C removed. V <sub>BG</sub> changed to V <sub>REFINT</sub> in <i>Table 12</i> : <i>Embedded internal reference</i> | | | | voltage. Document title changed. Controller area network (CAN) section modified. Figure 14: Power supply scheme modified. | | | | Features on page 1 list optimized. Small text changes. | DocID13587 Rev 17 109/117 **Revision history** STM32F103x8, STM32F103xB Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-Oct-2007 | 3 | STM32F103CBT6, STM32F103T6 and STM32F103T8 root part numbers added (see <i>Table 2: STM32F103xx medium-density device features and peripheral counts</i> ) VFQFPN36 package added (see <i>Section 6: Package information</i> ). All packages are ECOPACK® compliant. Package mechanical data inch values are calculated from mm and rounded to 4 decimal digits (see <i>Section 6: Package information</i> ). <i>Table 5: Medium-density STM32F103xx pin definitions</i> updated and clarified. <i>Table 26: Low-power mode wakeup timings</i> updated. <i>Tahin corrected in Table 12: Embedded internal reference voltage. Note 2</i> added below <i>Table 22: HSE 4-16 MHz oscillator characteristics.</i> VesD(CDM) value added to <i>Table 32: ESD absolute maximum ratings. Note 4</i> added and V <sub>OH</sub> parameter description modified in <i>Table 36: Output voltage characteristics. Note 1 modified under Table 37: I/O AC characteristics.</i> Equation 1 and <i>Table 47: RAIN max for fADC = 14 MHz</i> added to <i>Section 5.3.18: 12-bit ADC characteristics.</i> VaIN, Is max, tCONN, VREF+ min and t <sub>1at</sub> max modified, notes modified and t <sub>1atr</sub> added in <i>Table 46: ADC characteristics.</i> Figure 37: ADC accuracy characteristics updated. <i>Note 1</i> modified below Figure 38: Typical connection diagram using the ADC. Electrostatic discharge (ESD) on page 60 modified. Number of TIM4 channels modified in Figure 1: STM32F103xx performance line block diagram. Maximum current consumption <i>Table 13, Table 14</i> and <i>Table 15</i> updated. V <sub>hys</sub> modified in <i>Table 35: I/O static characteristics.</i> Table 49: ADC accuracy updated. V <sub>FESD</sub> value added in <i>Table 26:</i> Low-power mode wakeup timings. Table 16: Typical and maximum current consumptions in Stop and Standby modes: Typical values added for V <sub>DD</sub> /V <sub>BAT</sub> = 2.4 V, Note 2 modified, Note 2 added. Table 21: Typical current consumption on page 50 added. ACC <sub>HSI</sub> values updated in <i>Table 28: Isl oscillator characteristics</i> . V <sub>prog</sub> added to <i>Table 28: Flash memory characteristics</i> . Upper option byte address modified in Figure 11: Memory map. Typical f <sub>L</sub> | 110/117 DocID13587 Rev 17 **Revision history** Table 64. Document revision history (continued) | Date | Revision | , , , , , , , , , , , , , , , , , , , | |------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Date 22-Nov-2007 | | Changes Document status promoted from preliminary data to datasheet. The STM32F103xx is USB certified. Small text changes. Power supply schemes on page 15 modified. Number of communication peripherals corrected for STM32F103Tx and number of GPIOs corrected for LQFP package in Table 2: STM32F103xx medium-density device features and peripheral counts. Main function and default alternate function modified for PC14 and PC15 in, Note 6 added and Remap column added in Table 5: Medium-density STM32F103xx pin definitions. VDD-VSs ratings and Note 1 modified in Table 6: Voltage characteristics, Note 1 modified in Table 7: Current characteristics. Note 1 and Note 2 added in Table 11: Embedded reset and power control block characteristics. IDD value at 72 MHz with peripherals enabled modified in Table 14: Maximum current consumption in Run mode, code with data processing running from RAM. IDD value at 72 MHz with peripherals enabled modified in Table 15: Maximum current consumption in Sleep mode, code running from Flash or RAM on page 44. IDD VBAT typical value at 2.4 V modified and IDD VBAT maximum values added in Table 16: Typical and maximum current consumptions in Stop and Standby modes. Note added in Table 17 on page 48 and Table 18 on page 49. ADC1 and ADC2 consumption and notes modified in Table 19: Peripheral current consumption. tsu(HSE) and tsu(LSE) conditions modified in Table 22 and Table 23, respectively. Maximum values removed from Table 26: Low-power mode wakeup timings. tset conditions modified in Table 1: Figure 14: Power supply scheme corrected. Figure 20: Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at VDD = 3.3 V and 3.6 V added. Note removed below Figure 33: SPI timing diagram - slave mode and CPHA = 0. Note added below Figure 34: SPI timing diagram - slave mode and CPHA = 0. Note added below Figure 34: SPI timing diagram - slave mode and CPHA = 0. Note added below Figure 34: SPI timing diagram - slave mode and CPHA = 1(1). Details on unused pi | | | | scheme corrected. Figure 20: Typical current consumption in Stop mode with regulator in Low-power mode versus temperature at VDD = 3.3 V and 3.6 V added. Note removed below Figure 33: SPI timing diagram - slave mode and CPHA = 0. Note added below Figure 34: SPI timing diagram - slave mode and CPHA = 1(1). Details on unused pins removed from General input/output characteristics on page 62. Table 42: SPI characteristics updated. Table 43: USB startup time added. V <sub>AIN</sub> , t <sub>lat and</sub> t <sub>latr</sub> modified, note added and I <sub>lkg</sub> removed in Table 46: ADC characteristics. Test conditions modified and note added in Table 49: ADC accuracy. Note added below Table 47 and Table 50. Inch values corrected in Table 55: LQPF100, 14 x 14 mm 100-pin low-profile quad flat package mechanical data, Table 58: LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package mechanical data and Table 60: LQFP48, 7 x 7 mm, 48-pin low-profile quad flat package mechanical data. | | | | Q <sub>JA</sub> value for VFQFPN36 package added in <i>Table 62: Package thermal characteristics</i> . Order codes replaced by <i>Section 7: Ordering information scheme</i> . MCU 's operating conditions modified in <i>Typical current consumption on page 47</i> . Avg_Slope and V <sub>25</sub> modified in <i>Table 50: TS characteristics</i> . <i>I2C interface characteristics on page 69</i> modified. Impedance specified in <i>A.4: Voltage glitch on ADC input 0 on page 81</i> . | DocID13587 Rev 17 111/117 Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Figure 2: Clock tree on page 12 added. | | 14-Mar-2008 | 5 | Maximum T <sub>J</sub> value given in <i>Table 8: Thermal characteristics on page 38</i> . CRC feature added (see <i>CRC</i> (cyclic redundancy check) calculation unit on page 9 and Figure 11: Memory map on page 34 for address). I <sub>DD</sub> modified in <i>Table 16: Typical and maximum current consumptions in Stop and Standby modes</i> . ACC <sub>HSI</sub> modified in <i>Table 24: HSI oscillator characteristics on page 56</i> , note 2 removed. P <sub>D</sub> , T <sub>A</sub> and T <sub>J</sub> added, t <sub>prog</sub> values modified and t <sub>prog</sub> description clarified in <i>Table 28: Flash memory characteristics on page 57</i> . t <sub>RET</sub> modified in <i>Table :</i> . V <sub>NF(NRST)</sub> unit corrected in <i>Table 38: NRST pin characteristics on page 67</i> . <i>Table 42: SPI characteristics on page 71</i> modified. I <sub>VREF</sub> added to <i>Table 46: ADC characteristics on page 75</i> . <i>Table 48: ADC accuracy - limited test conditions</i> added. <i>Table 49: ADC accuracy</i> modified. LQFP100 package specifications updated (see <i>Section 6: Package information on page 80</i> ). Recommended LQFP100, LQFP 64, LQFP48 and VFQFPN36 footprints added (see <i>Figure 55, Figure 60, Figure 64</i> and <i>Figure 44</i> ). <i>Section 6.9: Thermal characteristics on page 105</i> modified, <i>Section 6.9.1</i> and <i>Section 6.9.2</i> added. <i>Appendix A: Important notes on page 81</i> removed. | | 21-Mar-2008 | 6 | Small text changes. Figure 11: Memory map clarified. In Table :: - N <sub>END</sub> tested over the whole temperature range - cycling conditions specified for t <sub>RET</sub> - t <sub>RET</sub> min modified at T <sub>A</sub> = 55 °C V <sub>25</sub> , Avg_Slope and T <sub>L</sub> modified in Table 50: TS characteristics. CRC feature removed. | | 22-May-2008 | 7 | CRC feature added back. Small text changes. Section 1: Introduction modified. Section 2.2: Full compatibility throughout the family added. I <sub>DD</sub> at T <sub>A</sub> max = 105 °C added to Table 16: Typical and maximum current consumptions in Stop and Standby modes on page 45. I <sub>DD_VBAT</sub> removed from Table 21: Typical current consumption in Standby mode on page 47. Values added to Table 41: SCL frequency (fPCLK1= 36 MHz., VDD_I2C = 3.3 V) on page 70. Figure 33: SPI timing diagram - slave mode and CPHA = 0 on page 72 modified. Equation 1 corrected. t <sub>RET</sub> at T <sub>A</sub> = 105 °C modified in Table : on page 58. V <sub>USB</sub> added to Table 44: USB DC electrical characteristics on page 74. Figure 65: LQFP100 PD max vs. TA on page 107 modified. Axx option added to Table 63: Ordering information scheme on page 108. | 112/117 DocID13587 Rev 17 **Revision history** Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21-Jul-2008 | 8 | Power supply supervisor updated and V <sub>DDA</sub> added to Table 9: General operating conditions. Capacitance modified in Figure 14: Power supply scheme on page 36. Table notes revised in Section 5: Electrical characteristics. Table 16: Typical and maximum current consumptions in Stop and Standby modes modified. Data added to Table 16: Typical and maximum current consumptions in Stop and Standby modes and Table 21: Typical current consumption in Standby mode removed. fHSE_ext modified in Table 20: High-speed external user clock characteristics on page 51. fPLL_IN modified in Table 27: PLL characteristics on page 57. Minimum SDA and SCL fall time value for Fast mode removed from Table 40: I2C characteristics on page 69, note 1 modified. th(NSS) modified in Table 42: SPI characteristics on page 71 and Figure 33: SPI timing diagram - slave mode and CPHA = 0 on page 72. CADC modified in Table 46: ADC characteristics on page 75 and Figure 38: Typical connection diagram using the ADC modified. Typical T <sub>S_temp</sub> value removed from Table 50: TS characteristics on page 79. LQFP48 package specifications updated (see Table 60 and Table 64), Section 6: Package information revised. Axx option removed from Table 63: Ordering information scheme on page 108. Small text changes. | | 22-Sep-2008 | 9 | STM32F103x6 part numbers removed (see <i>Table 63: Ordering information scheme</i> ). Small text changes. <i>General-purpose timers (TIMx)</i> and <i>Advanced-control timer (TIM1)</i> on page 18 updated. Notes updated in <i>Table 5: Medium-density STM32F103xx pin definitions on page 28. Note 2</i> modified below <i>Table 6: Voltage characteristics on page 37</i> , ΔV <sub>DDx</sub> min and ΔV <sub>DDx</sub> min removed. Measurement conditions specified in <i>Section 5.3.5: Supply current characteristics on page 41.</i> I <sub>DD</sub> in standby mode at 85 °C modified in <i>Table 16: Typical and maximum current consumptions in Stop and Standby modes on page 45. General input/output characteristics on page 62</i> modified. f <sub>HCLK</sub> conditions modified in <i>Table 30: EMS characteristics on page 59.</i> Θ <sub>JA</sub> and pitch value modified for LFBGA100 package in <i>Table 62: Package thermal characteristics.</i> Small text changes. | DocID13587 Rev 17 113/117 Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23-Apr-2009 | 10 | I/O information clarified <i>on page 1</i> . Figure 3: STM32F103xx performance line LFBGA100 ballout modified. Figure 11: Memory map modified. Table 4: Timer feature comparison added. PB4, PB13, PB14, PB15, PB3/TRACESWO moved from Default column to Remap column in Table 5: Medium-density STM32F103xx pin definitions. P <sub>D</sub> for LFBGA100 corrected in Table 9: General operating conditions. Note modified in Table 13: Maximum current consumption in Run mode, code with data processing running from Flash and Table 15: Maximum current consumption in Sleep mode, code running from Flash or RAM. Table 20: High-speed external user clock characteristics and Table 21: Low-speed external user clock characteristics modified. Figure 20 shows a typical curve (title modified). ACC <sub>HSI</sub> max values modified in Table 24: HSI oscillator characteristics. TFBGA64 package added (see Table 59 and Table 60). Small text changes. | | 22-Sep-2009 | 11 | Note 5 updated and Note 4 added in Table 5: Medium-density STM32F103xx pin definitions. V <sub>RERINT</sub> and T <sub>Coeff</sub> added to Table 12: Embedded internal reference voltage. I <sub>DD_VBAT</sub> value added to Table 16: Typical and maximum current consumptions in Stop and Standby modes. Figure 18: Typical current consumption on VBAT with RTC on versus temperature at different VBAT values added. f <sub>HSE_ext</sub> min modified in Table 20: High-speed external user clock characteristics. C <sub>L1</sub> and C <sub>L2</sub> replaced by C in Table 22: HSE 4-16 MHz oscillator characteristics and Table 23: LSE oscillator characteristics (fLSE = 32.768 kHz), notes modified and moved below the tables. Table 24: HSI oscillator characteristics modified. Conditions removed from Table 26: Low-power mode wakeup timings. Note 1 modified below Figure 24: Typical application with an 8 MHz crystal. IEC 1000 standard updated to IEC 61000 and SAE J1752/3 updated to IEC 61967-2 in Section 5.3.10: EMC characteristics on page 58. Jitter added to Table 27: PLL characteristics. Table 42: SPI characteristics modified. C <sub>ADC</sub> and R <sub>AIN</sub> parameters modified in Table 46: ADC characteristics. R <sub>AIN</sub> max values modified in Table 47: RAIN max for fADC = 14 MHz. Figure 47: LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x10 mm, 0.8 mm pitch, package outline updated. | | 03-Jun-2010 | 12 | Added STM32F103TB devices. Added VFQFPN48 package. Updated note 2 below Table 40: I2C characteristics Updated Figure 32: I2C bus AC waveforms and measurement circuit Updated Figure 31: Recommended NRST pin protection Updated Section 5.3.12: I/O current injection characteristics | 114/117 DocID13587 Rev 17 **Revision history** Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Apr-2011 | 13 | Updated footnotes below Table 6: Voltage characteristics on page 37 and Table 7: Current characteristics on page 37 Updated tw min in Table 20: High-speed external user clock characteristics on page 51 Updated startup time in Table 23: LSE oscillator characteristics (fLSE = 32.768 kHz) on page 54 Added Section 5.3.12: I/O current injection characteristics Updated Section 5.3.13: I/O port characteristics | | 07-Dec-2012 | 14 | Added UFBGA100 7 x 7 mm. Updated Figure 59: LQFP64, 10 x 10 mm, 64-pin low-profile quad flat package outline to add pin 1 identification. | | 14-May-2013 | 15 | Replaced VQFN48 package with UQFN48 in cover page packages, Table 2: STM32F103xx medium-density device features and peripheral counts, Figure 9: STM32F103xx medium-density device features and peripheral counts, Figure 9: STM32F103xx medium-density device features and peripheral counts, Table 56: UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data, Table 63: Ordering information scheme and updated Table 62: Package thermal characteristics Added footnote for TFBGA ADC channels in Table 2: STM32F103xx medium-density device features and peripheral counts Updated 'All GPIOs are high current' in Section 2.3.21: GPIOs (general-purpose inputs/outputs) Updated Table 5: Medium-density STM32F103xx pin definitions Corrected Sigma letter in Section 5.1.1: Minimum and maximum values Removed the first sentence in Section 5.3.16: Communications interfaces Added 'V <sub>IN</sub> ' in Table 9: General operating conditions Updated first sentence in Output driving current Added note 5. in Table 24: HSI oscillator characteristics Updated 'V <sub>IL</sub> ' and 'V <sub>IH</sub> ' in Table 35: I/O static characteristics Added notes to Figure 26: Standard I/O input characteristics - CMOS port, Figure 27: Standard I/O input characteristics - TTL port, Figure 28: 5 V tolerant I/O input characteristics - TTL port Updated Figure 32: I2C bus AC waveforms and measurement circuit Updated note 2. and 3.,removed note "the device must internally" in Table 40: I2C characteristics Updated title of Table 41: SCL frequency (fPCLK1= 36 MHz.,VDD_I2C = 3.3 V) Updated note 2. in Table 49: ADC accuracy | DocID13587 Rev 17 115/117 Table 64. Document revision history (continued) | Date | Revision | Changes | |-------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-May-2013 | 15<br>(continued) | Updated Figure 53: UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline and Table 56: UFBGA100 - 100-ball, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data Updated Figure 47: LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x10 mm, 0.8 mm pitch, package outline and Table 53: LFBGA100 - 100-ball low-profile fine pitch ball grid array, 10 x 10 mm, 0.8 mm pitch, package mechanical data Updated Figure 60: TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package outline and Table 59: TFBGA64 - 8 x 8 active ball array, 5 x 5 mm, 0.5 mm pitch, package mechanical data | | 05-Aug-2013 | 16 | Updated the reference for 'V <sub>ESD(CDM)</sub> ' in <i>Table 32: ESD absolute</i> maximum ratings Corrected 'tf(IO)out' in Figure 30: I/O AC characteristics definition Updated <i>Table 52: UFQFPN48 - 48-lead, 7x7 mm, 0.5 mm pitch, ultra</i> thin fine pitch quad flat package mechanical data | | 21-Aug-2015 | 17 | Updated <i>Table 3: STM32F103xx family</i> removing the note. Updated <i>Table 63: Ordering information scheme</i> removing the note. Updated <i>Section 6: Package information</i> and added <i>Section : Marking of engineering samples</i> for all packages. Updated I2C characteristics, added t <sub>SP</sub> parameter and note 4 in <i>Table 40: I2C characteristics</i> . Updated <i>Figure 32: I2C bus AC waveforms and measurement circuit</i> swapping SCLL and SCLH. Updated <i>Figure 33: SPI timing diagram - slave mode and CPHA = 0</i> . Updated min/max value notes replacing 'Guaranteed by design, not tested in production" by "guaranteed by design". Updated min/max value notes replacing 'based on characterization, not tested in production" by "Guaranteed based on test during characterization". Updated <i>Table 19: Peripheral current consumption</i> . | 116/117 DocID13587 Rev 17 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2015 STMicroelectronics - All rights reserved DocID13587 Rev 17 117/117